# 80C186XL/80C188XL 16-BIT HIGH-INTEGRATION EMBEDDED PROCESSORS - Low Power, Fully Static Versions of 80C186/80C188 - Operation Modes: - Enhanced Mode - DRAM Refresh Control Unit - Power-Save Mode - Direct Interface to 80C187 (80C186XL Only) - Compatible Mode - NMOS 80186/80188 Pin-for-Pin Replacement for Non-Numerics Applications - Integrated Feature Set - Static, Modular CPU - Clock Generator - 2 Independent DMA Channels - Programmable Interrupt Controller - 3 Programmable 16-Bit Timers - Dynamic RAM Refresh Control Unit - Programmable Memory and Peripheral Chip Select Logic - Programmable Wait State Generator - Local Bus Controller - Power-Save Mode - System-Level Testing Support (High Impedance Test Mode) - Completely Object Code Compatible with Existing 8086/8088 Software and Has 10 Additional Instructions over 8086/8088 - Speed Versions Available - 25 MHz (80C186XL25/80C188XL25) - 20 MHz (80C186XL20/80C188XL20) - 12 MHz (80C186XL12/80C188XL12) - Direct Addressing Capability to 1 MByte Memory and 64 Kbyte I/O - Available in 68-Pin: - Plastic Leaded Chip Carrier (PLCC) - Ceramic Pin Grid Array (PGA) - Ceramic Leadless Chip Carrier (JEDEC A Package) - Available in 80-Pin: - Quad Flat Pack (EIAJ) - Shrink Quad Flat Pack (SGFP) - Available in Extended Temperature Range (-40°C to +85°C) The Intel 80C186XL is a Modular Core re-implementation of the 80C186 microprocessor. It offers higher speed and lower power consumption than the standard 80C186 but maintains 100% clock-for-clock functional compatibility. Packaging and pinout are also identical. 272431-1 # 80C186XL/80C188XL 16-Bit High-Integration Embedded Processors | CONTENTS | PAGE | CONTENTS | PAGE | |--------------------------------------------------|-------------|---------------------------------------------------|-------------| | INTRODUCTION | 4 | AC SPECIFICATIONS | 24 | | 80C186XL CORE ARCHITECTU | RF 4 | Major Cycle Timings (Read Cycle | ∋)24 | | 80C186XL Clock Generator | | Major Cycle Timings (Write Cycle | 9)26 | | Bus Interface Unit | | Major Cycle Timings (Interrupt Acknowledge Cycle) | 27 | | 80C186XL PERIPHERAL | | Software Halt Cycle Timings | 28 | | ARCHITECTURE | | Clock Timings | 29 | | Chip-Select/Ready Generation Lo | | Ready, Peripheral and Queue St Timings | | | Timer/Counter Unit | | Reset and Hold/HLDA Timings | | | Interrupt Control Unit | | • | | | Enhanced Mode Operation | | AC TIMING WAVEFORMS | 36 | | Queue-Status Mode | | AC CHARACTERISTICS | 37 | | DRAM Refresh Control Unit | 7 | <b>EXPLANATION OF THE AC</b> | | | Power-Save Control | 7 | SYMBOLS | 39 | | Interface for 80C187 Math Coproc (80C186XL Only) | cessor<br>7 | DERATING CURVES | | | ONCE Test Mode | 7 | 80C186XL/80C188XL EXPRES | <b>S</b> 41 | | PACKAGE INFORMATION | | 80C186XL/80C188XL EXECUT | | | Pin Descriptions | 8 | | | | 80C186XL/80C188XL Pinout Diagrams | 16 | INSTRUCTION SET SUMMARY | 42 | | Diagrams | 10 | REVISION HISTORY | 48 | | ELECTRICAL SPECIFICATIONS | | ERRATA | 10 | | Absolute Maximum Ratings | 22 | | | | DC SPECIFICATIONS | 22 | PRODUCT IDENTIFICATION . | 48 | | Power Supply Current | 23 | | | Figure 1. 80C186XL/80C188XL Block Diagram Figure 2. Oscillator Configurations (see text) #### INTRODUCTION Unless specifically noted, all references to the 80C186XL apply to the 80C188XL. References to pins that differ between the 80C186XL and the 80C188XL are given in parentheses. The following Functional Description describes the base architecture of the 80C186XL. The 80C186XL is a very high integration 16-bit microprocessor. It combines 15–20 of the most common microprocessor system components onto one chip. The 80C186XL is object code compatible with the 8086/8088 microprocessors and adds 10 new instruction types to the 8086/8088 instruction set. The 80C186XL has two major modes of operation, Compatible and Enhanced. In Compatible Mode the 80C186XL is completely compatible with NMOS 80186, with the exception of 8087 support. The Enhanced mode adds three new features to the system design. These are Power-Save control, Dynamic RAM refresh, and an asynchronous Numerics Coprocessor interface (80C186XL only). #### **80C186XL CORE ARCHITECTURE** #### 80C186XL Clock Generator The 80C186XL provides an on-chip clock generator for both internal and external clock generation. The clock generator features a crystal oscillator, a divide-by-two counter, synchronous and asynchronous ready inputs, and reset circuitry. The 80C186XL oscillator circuit is designed to be used either with a parallel resonant fundamental or third-overtone mode crystal, depending upon the frequency range of the application. This is used as the time base for the 80C186XL. The output of the oscillator is not directly available outside the 80C186XL. The recommended crystal configuration is shown in Figure 2b. When used in third-overtone mode, the tank circuit is recommended for stable operation. Alternately, the oscillator may be driven from an external source as shown in Figure 2a. The crystal or clock frequency chosen must be twice the required processor operating frequency due to the internal divide by two counter. This counter is used to drive all internal phase clocks and the external CLKOUT signal. CLKOUT is a 50% duty cycle processor clock and can be used to drive other system components. All AC Timings are referenced to CLKOUT. Intel recommends the following values for crystal selection parameters. $\label{eq:total continuous problem} Temperature Range: & Application Specific ESR (Equivalent Series Resistance): & 60 $\Omega$ max $C_0$ (Shunt Capacitance of Crystal): & 7.0 pF max $C_1$ (Load Capacitance): & 20 pF <math>\pm 2$ pF Drive Level: & 2 mW max #### **Bus Interface Unit** The 80C186XL provides a local bus controller to generate the local bus control signals. In addition, it employs a HOLD/HLDA protocol for relinquishing the local bus to other bus masters. It also provides outputs that can be used to enable external buffers and to direct the flow of data on and off the local bus. The bus controller is responsible for generating 20 bits of address, read and write strobes, bus cycle status information and data (for write operations) information. It is also responsible for reading data from the local bus during a read operation. Synchronous and asynchronous ready input pins are provided to extend a bus cycle beyond the minimum four states (clocks). The 80C186XL bus controller also generates two control signals ( $\overline{DEN}$ and $DT/\overline{R}$ ) when interfacing to external transceiver chips. This capability allows the addition of transceivers for simple buffering of the multiplexed address/data bus. During RESET the local bus controller will perform the following action: - Drive DEN, RD and WR HIGH for one clock cycle, then float them. - Drive S0-S2 to the inactive state (all HIGH) and then float. - Drive LOCK HIGH and then float. - Float AD0-15 (AD0-8), A16-19 (A9-A19), BHE (RFSH), DT/R. - Drive ALE LOW - Drive HLDA LOW. RD/QSMD, UCS, LCS, MCSO/PEREQ, MCS1/ERROR and TEST/BUSY pins have internal pullup devices which are active while RES is applied. Excessive loading or grounding certain of these pins causes the 80C186XL to enter an alternative mode of operation: - RD/QSMD low results in Queue Status Mode. - $\bullet$ $\overline{\text{UCS}}$ and $\overline{\text{LCS}}$ low results in ONCE Mode. - TEST/BUSY low (and high later) results in Enhanced Mode. # 80C186XL PERIPHERAL ARCHITECTURE All the 80C186XL integrated peripherals are controlled by 16-bit registers contained within an internal 256-byte control block. The control block may be mapped into either memory or I/O space. Internal logic will recognize control block addresses and re- spond to bus cycles. An offset map of the 256-byte control register block is shown in Figure 3. #### **Chip-Select/Ready Generation Logic** The 80C186XL contains logic which provides programmable chip-select generation for both memories and peripherals. In addition, it can be programmed to provide READY (or WAIT state) generation. It can also provide latched address bits A1 and A2. The chip-select lines are active for all memory and I/O cycles in their programmed areas, whether they be generated by the CPU or by the integrated DMA unit. The 80C186XL provides 6 memory chip select outputs for 3 address areas; upper memory, lower memory, and midrange memory. One each is provided for upper memory and lower memory, while four are provided for midrange memory. Figure 3. Internal Register Map The 80C186XL provides a chip select, called UCS, for the top of memory. The top of memory is usually used as the system memory because after reset the 80C186XL begins executing at memory location FFFF0H The 80C186XL provides a chip select for low memory called $\overline{\text{LCS}}$ . The bottom of memory contains the interrupt vector table, starting at location 00000H. The 80C186XL provides four $\overline{\text{MCS}}$ lines which are active within a user-locatable memory block. This block can be located within the 80C186XL 1 Mbyte memory address space exclusive of the areas defined by $\overline{\text{UCS}}$ and $\overline{\text{LCS}}$ . Both the base address and size of this memory block are programmable. The 80C186XL can generate chip selects for up to seven peripheral devices. These chip selects are active for seven contiguous blocks of 128 bytes above a programmable base address. The base address may be located in either memory or I/O space. The 80C186XL can generate a READY signal internally for each of the memory or peripheral $\overline{CS}$ lines. The number of WAIT states to be inserted for each peripheral or memory is programmable to provide 0–3 wait states for all accesses to the area for which the chip select is active. In addition, the 80C186XL may be programmed to either ignore external READY for each chip-select range individually or to factor external READY with the integrated ready generator. Upon RESET, the Chip-Select/Ready Logic will perform the following actions: - · All chip-select outputs will be driven HIGH. - Upon leaving RESET, the UCS line will be programmed to provide chip selects to a 1K block with the accompanying READY control bits set at 011 to insert 3 wait states in conjunction with external READY (i.e., UMCS resets to FFFBH). - No other chip select or READY control registers have any predefined values after RESET. They will not become active until the CPU accesses their control registers. #### **DMA Unit** The 80C186XL DMA controller provides two independent high-speed DMA channels. Data transfers can occur between memory and I/O spaces (e.g., Memory to I/O) or within the same space (e.g., Memory to Memory or I/O to I/O). Data can be transferred either in bytes (8 bits) or in words (16 bits) to or from even or odd addresses. #### NOTE: Only byte transfers are possible on the 80C188XL. Each DMA channel maintains both a 20-bit source and destination pointer which can be optionally incremented or decremented after each data transfer (by one or two depending on byte or word transfers). Each data transfer consumes 2 bus cycles (a mini- mum of 8 clocks), one cycle to fetch data and the other to store data. #### **Timer/Counter Unit** The 80C186XL provides three internal 16-bit programmable timers. Two of these are highly flexible and are connected to four external pins (2 per timer). They can be used to count external events, time external events, generate nonrepetitive waveforms, etc. The third timer is not connected to any external pins, and is useful for real-time coding and time delay applications. In addition, the third timer can be used as a prescaler to the other two, or as a DMA request source. #### **Interrupt Control Unit** The 80C186XL can receive interrupts from a number of sources, both internal and external. The 80C186XL has 5 external and 2 internal interrupt sources (Timer/Couners and DMA). The internal interrupt controller serves to merge these requests on a priority basis, for individual service by the CPU. #### **Enhanced Mode Operation** In Compatible Mode the 80C186XL operates with all the features of the NMOS 80186, with the exception of 8087 support (i.e. no math coprocessing is possible in Compatible Mode). Queue-Status information is still available for design purposes other than 8087 support. All the Enhanced Mode features are completely masked when in Compatible Mode. A write to any of the Enhanced Mode registers will have no effect, while a read will not return any valid data. In Enhanced Mode, the 80C186XL will operate with Power-Save, DRAM refresh, and numerics coprocessor support (80C186XL only) in addition to all the Compatible Mode features. If connected to a math coprocessor (80C186XL only), this mode will be invoked automatically. Without an NPX, this mode can be entered by tying the RESET output signal from the 80C186XL to the TEST/BUSY input. #### **Queue-Status Mode** The queue-status mode is entered by strapping the $\overline{\text{RD}}$ pin low. $\overline{\text{RD}}$ is sampled at RESET and if LOW, the 80C186XL will reconfigure the ALE and $\overline{\text{WR}}$ pins to be QS0 and QS1 respectively. This mode is available on the 80C186XL in both Compatible and Enhanced Modes. # **DRAM Refresh Control Unit** The Refresh Control Unit (RCU) automatically generates DRAM refresh bus cycles. The RCU operates only in Enhanced Mode. After a programmable period of time, the RCU generates a memory read request to the BIU. If the address generated during a refresh bus cycle is within the range of a properly programmed chip select, that chip select will be activated when the BIU executes the refresh bus cycle. #### **Power-Save Control** The 80C186XL, when in Enhanced Mode, can enter a power saving state by internally dividing the processor clock frequency by a programmable factor. This divided frequency is also available at the CLKOUT pin. All internal logic, including the Refresh Control Unit and the timers, have their clocks slowed down by the division factor. To maintain a real time count or a fixed DRAM refresh rate, these peripherals must be re-programmed when entering and leaving the power-save mode. # Interface for 80C187 Math Coprocessor (80C186XL Only) In Enhanced Mode, three of the mid-range memory chip selects are redefined according to Table 1 for use with the 80C187. The fourth chip select, MCS2 functions as in compatible mode, and may be programmed for activity with ready logic and wait states accordingly. As in Compatible Mode, MCS2 will function for one-fourth a programmed block size. Table 1. MCS Assignments | Compatible<br>Mode | | Enhanced Mode | |--------------------|-------|-----------------------------| | MCS0 | PEREQ | Processor Extension Request | | MCS1 | ERROR | NPX Error | | MCS2 | MCS2 | Mid-Range Chip Select | | MCS3 | NPS | Numeric Processor Select | #### **ONCE Test Mode** To facilitate testing and inspection of devices when fixed into a target system, the 80C186XL has a test mode available which allows all pins to be placed in a high-impedance state. ONCE stands for "ON Circuit Emulation". When placed in this mode, the 80C186XL will put all pins in the high-impedance state until RESET. The ONCE mode is selected by tying the $\overline{\text{UCS}}$ and the $\overline{\text{LCS}}$ LOW during RESET. These pins are sampled on the low-to-high transition of the $\overline{\text{RES}}$ pin. The $\overline{\text{UCS}}$ and the $\overline{\text{LCS}}$ pins have weak internal pullup resistors similar to the $\overline{\text{RD}}$ and $\overline{\text{TEST}}/\text{BUSY}$ pins to guarantee ONCE Mode is not entered inadvertently during normal operation. $\overline{\text{LCS}}$ and $\overline{\text{UCS}}$ must be held low at least one clock after $\overline{\text{RES}}$ goes high to guarantee entrance into ONCE Mode. #### PACKAGE INFORMATION This section describes the pin functions, pinout and thermal characteristics for the 80C186XL in the Quad Flat Pack (QFP), Plastic Leaded Chip Carrier (PLCC), Leadless Chip Carrier (LCC) and the Shrink Quad Flat Pack (SQFP). For complete package specifications and information, see the Intel Packaging Outlines and Dimensions Guide (Order Number: 231369). #### **Pin Descriptions** Each pin or logical set of pins is described in Table 3. There are four columns for each entry in the Pin Description Table. The following sections describe each column #### Column 1: Pin Name In this column is a mnemonic that describes the pin function. Negation of the signal name (i.e., $\overline{\text{RESIN}}$ ) implies that the signal is active low. #### Column 2: Pin Type A pin may be either power (P), ground (G), input only (I), output only (O) or input/output (I/O). Please note that some pins have more than one function. #### Column 3: Input Type (for I and I/O types only) These are two different types of input pins on the 80C186XL: asynchronous and synchronous. **Asynchronous** pins require that setup and hold times be met only to *guarantee recognition*. **Synchronous** input pins require that the setup and hold times be met to *guarantee* proper operation. Stated simply, missing a setup or hold on an asynchronous pin will result in something minor (i.e., a timer count will be missed) whereas missing a setup or hold on a synchronous pin result in system failure (the system will "lock up"). An input pin may also be edge or level sensitive. # Column 4: Output States (for O and I/O types only) The state of an output or I/O pin is dependent on the operating mode of the device. There are four modes of operation that are different from normal active mode: Bus Hold, Reset, Idle Mode, Powerdown Mode. This column describes the output pin state in each of these modes. The legend for interpreting the information in the Pin Descriptions is shown in Table 2. As an example, please refer to the table entry for AD7:0. The "I/O" signifies that the pins are bidirectional (i.e., have both an input and output function). The "S" indicates that, as an input the signal must be synchronized to CLKOUT for proper operation. The "H(Z)" indicates that these pins will float while the processor is in the Hold Acknowledge state. R(Z) indicates that these pins will float while $\overline{\text{RESIN}}$ is low. All pins float while the processor is in the ONCE Mode (with the exception of X2). **Table 2. Pin Description Nomenclature** | | Description Nomenciature | |--------|----------------------------------------------------| | Symbol | Description | | Р | Power Pin (apply + V <sub>CC</sub> voltage) | | G | Ground (connect to V <sub>SS</sub> ) | | 1 | Input only pin | | 0 | Output only pin | | 1/0 | Input/Output pin | | S(E) | Synchronous, edge sensitive | | S(L) | Synchronous, level sensitive | | A(E) | Asynchronous, edge sensitive | | A(L) | Asynchronous, level sensitive | | H(1) | Output driven to V <sub>CC</sub> during bus hold | | H(0) | Output driven to V <sub>SS</sub> during bus hold | | H(Z) | Output floats during bus hold | | H(Q) | Output remains active during bus hold | | H(X) | Output retains current state during bus hold | | R(WH) | Output weakly held at V <sub>CC</sub> during reset | | R(1) | Output driven to V <sub>CC</sub> during reset | | R(0) | Output driven to V <sub>SS</sub> during reset | | R(Z) | Output floats during reset | | R(Q) | Output remains active during reset | | R(X) | Output retains current state during reset | **Table 3. Pin Descriptions** | Pin<br>Name | Pin<br>Type | Input<br>Type | Output<br>States | Pin Description | |---------------------|-------------|---------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>CC</sub> | P | 7. | | System Power: +5 volt power supply. | | V <sub>SS</sub> | G | | | System Ground. | | RESET | 0 | | H(0)<br>R(1) | RESET Output indicates that the CPU is being reset, and can be used as a system reset. It is active HIGH, synchronized with the processor clock, and lasts an integer number of clock periods corresponding to the length of the RES signal. Reset goes inactive 2 clockout periods after RES goes inactive. When tied to the TEST/BUSY pin, RESET forces the processor into enhanced mode. RESET is not floated during bus hold. | | X1 | I | A(E) | | Crystal Inputs X1 and X2 provide external connections for a | | X2 | 0 | | H(Q)<br>R(Q) | fundamental mode or third overtone parallel resonant crystal for the internal oscillator. X1 can connect to an external clock instead of a crystal. In this case, minimize the capacitance on X2. The input or oscillator frequency is internally divided by two to generate the clock signal (CLKOUT). | | CLKOUT | 0 | | H(Q)<br>R(Q) | Clock Output provides the system with a 50% duty cycle waveform. All device pin timings are specified relative to CLKOUT. CLKOUT is active during reset and bus hold. | | RES | I | A(L) | | An active RES causes the processor to immediately terminate its present activity, clear the internal logic, and enter a dormant state. This signal may be asynchronous to the clock. The processor begins fetching instructions approximately 6½ clock cycles after RES is returned HIGH. For proper initialization, V <sub>CC</sub> must be within specifications and the clock signal must be stable for more than 4 clocks with RES held LOW. RES is internally synchronized. This input is provided with a Schmitt-trigger to facilitate power-on RES generation via an RC network. | | TEST/BUSY<br>(TEST) | I | A(E) | | The TEST pin is sampled during and after reset to determine whether the processor is to enter Compatible or Enhanced Mode. Enhanced Mode requires TEST to be HIGH on the rising edge of RES and LOW four CLKOUT cycles later. Any other combination will place the processor in Compatible Mode. During power-up, active RES is required to configure TEST/BUSY as an input. A weak internal pullup ensures a HIGH state when the input is not externally driven. TEST—In Compatible Mode this pin is configured to operate as TEST. This pin is examined by the WAIT instruction. If the TEST input is HIGH when WAIT execution begins, instruction execution will suspend. TEST will be resampled every five clocks until it goes LOW, at which time execution will resume. If interrupts are enabled while the processor is waiting for TEST, interrupts will be serviced. BUSY (80C186XL Only)—In Enhanced Mode, this pin is configured to operate as BUSY. The BUSY input is used to notify the 80C186XL of Math Coprocessor activity. Floating point instructions executing in the 80C186XL sample the BUSY pin to determine when the Math Coprocessor is ready to accept a new command. BUSY is active HIGH. | #### NOTE: Table 3. Pin Descriptions (Continued) | Table 3. Pin Descriptions (Continued) | | | | | | | | |---------------------------------------|-------------|---------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Pin<br>Name | Pin<br>Type | Input<br>Type | Output<br>States | Pin Description | | | | | TMR IN 0<br>TMR IN 1 | _ | A(L)<br>A(E) | | Timer Inputs are used either as clock or control signals, depending upon the programmed timer mode. These inputs are active HIGH (or LOW-to-HIGH transitions are counted) and internally synchronized. Timer Inputs must be tied HIGH when not being used as clock or retrigger inputs. | | | | | TMR OUT 0<br>TMR OUT 1 | 0 | | H(Q)<br>R(1) | Timer outputs are used to provide single pulse or continuous waveform generation, depending upon the timer mode selected. These outputs are not floated during a bus hold. | | | | | DRQ0<br>DRQ1 | I | A(L) | | DMA Request is asserted HIGH by an external device when it is ready for DMA Channel 0 or 1 to perform a transfer. These signals are level-triggered and internally synchronized. | | | | | NMI | I | A(E) | | The Non-Maskable Interrupt input causes a Type 2 interrupt. An NMI transition from LOW to HIGH is latched and synchronized internally, and initiates the interrupt at the next instruction boundary. NMI must be asserted for at least one CLKOUT period. The Non-Maskable Interrupt cannot be avoided by programming. | | | | | INT0<br>INT1/SELECT | I | A(E)<br>A(L) | | Maskable Interrupt Requests can be requested by activating one of these pins. When configured as inputs, | | | | | INT2/INTA0<br>INT3/INTA1/IRQ | I/O | A(E)<br>A(L) | H(1)<br>R(Z) | these pins are active HIGH. Interrupt Requests are synchronized internally. INT2 and INT3 may be configured to provide active-LOW interrupt-acknowledge output signals. All interrupt inputs may be configured to be either edge- or level-triggered. To ensure recognition, all interrupt requests must remain active until the interrupt is acknowledged. When Slave Mode is selected, the function of these pins changes (see Interrupt Controller section of this data sheet). | | | | | A19/S6<br>A18/S5<br>A17/S4 | 0 | | H(Z)<br>R(Z) | Address Bus Outputs and Bus Cycle Status (3–6) indicate the four most significant address bits during T <sub>1</sub> . These signals are active HIGH. | | | | | A16/S3<br>(A8-A15) | | | | During $T_2$ , $T_3$ , $T_W$ and $T_4$ , the S6 pin is LOW to indicate a CPU-initiated bus cycle or HIGH to indicate a DMA-initiated or refresh bus cycle. During the same T-states, S3, S4 and S5 are always LOW. On the 80C188XL, A15–A8 provide valid address information for the entire bus cycle. | | | | | AD0-AD15<br>(AD0-AD7) | 1/0 | S(L) | H(Z)<br>R(Z) | Address/Data Bus signals constitute the time multiplexed memory or I/O address ( $T_1$ ) and data ( $T_2$ , $T_3$ , $T_W$ and $T_4$ ) bus. The bus is active HIGH. For the 80C186XL, $A_0$ is analogous to $\overline{BHE}$ for the lower byte of the data bus, pins $D_7$ through $D_0$ . It is LOW during $T_1$ when a byte is to be transferred onto the lower portion of the bus in memory or I/O operations. | | | | Table 3. Pin Descriptions (Continued) | Table 3. Fin Descriptions (Continued) | | | | | | | | | |---------------------------------------|-------------|---------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------|--|--| | Pin<br>Name | Pin<br>Type | Input<br>Type | Output<br>States | | | Pin Description | | | | BHE<br>(RFSH) | 0 | | H(Z)<br>R(Z) | The BHE (Bus High Enable) signal is analogous to A0 in that it is used to enable data on to the most significant half of the data bus, pins D15–D8. BHE will be LOW during T <sub>1</sub> when the upper byte is transferred and will remain LOW through T <sub>3</sub> and T <sub>W</sub> . BHE does not need to be latched. On the 80C188XL, RFSH is asserted LOW to indicate a refresh bus cycle. In Enhanced Mode, BHE (RFSH) will also be used to signify DRAM refresh cycles. A refresh cycle is indicated by both BHE (RFSH) and | | | | | | | | | | Ao beii | ng HIGH. | 80C186XL BHE and A0 Encodings | | | | | | | | BHE<br>Value | A0<br>Value | Function | | | | | | | | 0 | 0<br>1 | Word Transfer Byte Transfer on upper half of data bus (D15–D8) | | | | | | | | 1<br>1 | 0<br>1 | Byte Transfer on lower half of data bus $(D_7-D_0)$<br>Refresh | | | | ALE/QS0 | 0 | | H(0)<br>R(0) | Address Latch Enable/Queue Status 0 is provided by the processor to latch the address. ALE is active HIGH, with addresses guaranteed valid on the trailing edge. | | | | | | WR/QS1 | 0 | | H(Z)<br>R(Z) | Write Strobe/Queue Status 1 indicates that the data on the bus is to be written into a memory or an I/O device. It is active LOW. When the processor is in Queue Status Mode, the ALE/QS0 and WR/QS1 pins provide information about processor/instruction queue interaction. | | | | | | | | | | QS1 | QS0 | Queue Operation | | | | | | | | 0<br>0<br>1<br>1 | 0<br>1<br>1<br>0 | No queue operation First opcode byte fetched from the queue Subsequent byte fetched from the queue Empty the queue | | | | RD/QSMD | 0 | | H(Z)<br>R(1) | Read Strobe is an active LOW signal which indicates that the processor is performing a memory or I/O read cycle. It is guaranteed not to go LOW before the A/D bus is floated. An internal pull-up ensures that RD/QSMD is HIGH during RESET. Following RESET the pin is sampled to determine whether the processor is to provide ALE, RD, and WR, or queue status information. To enable Queue Status Mode, RD must be connected to GND. | | | | | | ARDY | | A(L)<br>S(L) | | Status Mode, RD must be connected to GND. Asynchronous Ready informs the processor that the addressed memory space or I/O device will complete a data transfer. The ARDY pin accepts a rising edge that is asynchronous to CLKOUT and is active HIGH. The falling edge of ARDY must be synchronized to the processor clock. Connecting ARDY HIGH will always assert the ready condition to the CPU. If this line is unused, it should be tied LOW to yield control to the SRDY pin. | | | | | # NOTE: Table 3. Pin Descriptions (Continued) | Pin Bin Ingut Output | | | | | | | | | | |------------------------|-------------|---------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--|--| | Pin<br>Name | Pin<br>Type | Input<br>Type | Output<br>States | | Pin Description | | | | | | SRDY | I | S(L) | _ | mem<br>SRD<br>The<br>is ac<br>to in<br>high | Synchronous Ready informs the processor that the addressed memory space or I/O device will complete a data transfer. The SRDY pin accepts an active-HIGH input synchronized to CLKOUT. The use of SRDY allows a relaxed system timing over ARDY. This is accomplished by elimination of the one-half clock cycle required to internally synchonize the ARDY input signal. Connecting SRDY high will always assert the ready condition to the CPU. If this line is unused, it should be tied LOW to yield control to the ARDY pin. | | | | | | LOCK | 0 | _ | H(Z)<br>R(Z) | gain<br>signa<br>at th<br>instr<br>until | LOCK output indicates that other system bus masters are not to gain control of the system bus. LOCK is active LOW. The LOCK signal is requested by the LOCK prefix instruction and is activated at the beginning of the first data cycle associated with the instruction immediately following the LOCK prefix. It remains active until the completion of that instruction. No instruction prefetching will occur while LOCK is asserted. | | | | | | <u>S0</u><br><u>S1</u> | 0 | _ | H(Z)<br>R(1) | Bus cycle status \$\overline{S0}\$-\$\overline{S2}\$ are encoded to provide bus-transaction information: Bus Cycle Status Information | | | | | | | S2 | | | | | | | | | | | | | | | S2 | S1 | <u>50</u> | Bus Cycle Initiated | | | | | | | | 0<br>0<br>0<br>0<br>1<br>1<br>1<br>1 | 0<br>0<br>1<br>1<br>0<br>0<br>1<br>1 | 0<br>1<br>0<br>1<br>0<br>1<br>0 | Interrupt Acknowledge Read I/O Write I/O Halt Instruction Fetch Read Data from Memory Write Data to Memory Passive (no bus cycle) | | | | | | | | | nay be<br>ator. | used a | as a logical M/IO indicator, and S1 as a DT/R | | | | HOLD | I | A(L) | _ | | | | | | | | HLDA | 0 | _ | H(1)<br>R(0) | HOLD indicates that another bus master is requesting the local bus. The HOLD input is active HIGH. The processor generates HLDA (HIGH) in response to a HOLD request. Simultaneous with the issuance of HLDA, the processor will float the local bus and control lines. After HOLD is detected as being LOW, the processor will lower HLDA. When the processor needs to run another bus cycle, it will again drive the local bus and control lines. In Enhanced Mode, HLDA will go low when a DRAM refresh cycle is pending in the processor and an external bus master has control of the bus. It will be up to the external master to relinquish the bus by lowering HOLD so that the processor may execute the refresh cycle. | | | | | | #### NOTE: Table 3. Pin Descriptions (Continued) | Pin Pin Input Output | | | | | | | |--------------------------------------|------|------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Name | Type | Type | States | Pin Description | | | | UCS | 1/0 | A(L) | H(1)<br>R(WH) | Upper Memory Chip Select is an active LOW output whenever a memory reference is made to the defined upper portion (1K-256K block) of memory. The address range activating UCS is software programmable. UCS and UCS are sampled upon the rising edge of | | | | | | | | RES. If both pins are held low, the processor will enter ONCE Mode. In ONCE Mode all pins assume a high impedance state and remain so until a subsequent RESET. UCS has a weak internal pullup that is active during RESET to ensure that the processor does not enter ONCE Mode inadvertently. | | | | LCS | 1/0 | A(L) | H(1)<br>R(WH) | Lower Memory Chip Select is active LOW whenever a memory reference is made to the defined lower portion (1K-256K) of memory. The address range activating LCS is software programmable. | | | | | | | | UCS and LCS are sampled upon the rising edge of RES. If both pins are held low, the processor will enter ONCE Mode. In ONCE Mode all pins assume a high impedance state and remain so until a subsequent RESET. LCS has a weak internal pullup that is active only during RESET to ensure that the processor does not enter ONCE mode inadvertently. | | | | MCS0/PEREQ<br>MCS1/ERROR | 1/0 | A(L) | H(1)<br>R(WH) | Mid-Range Memory Chip Select signals are active LOW when a memory reference is made to the defined midrange portion of memory (8K-512K). The address | | | | MCS2<br>MCS3/NPS | 0 | | H(1)<br>R(1) | ranges activating MCS0-3 are software programmable. On the 80C186XL, in Enhanced Mode, MCS0 becomes a PEREQ input (Processor Extension Request). When connected to the Math Coprocessor, this input is used to signal the 80C186XL when to make numeric data transfers to and from the coprocessor. MCS3 becomes NPS (Numeric Processor Select) which may only be activated by communication to the 80C187. MCS1 becomes ERROR in Enhanced Mode and is used to signal numerics coprocessor errors. | | | | PCS0<br>PCS1<br>PCS2<br>PCS3<br>PCS4 | 0 | | H(1)<br>R(1) | Peripheral Chip Select signals 0–4 are active LOW when a reference is made to the defined peripheral area (64 Kbyte I/O or 1 MByte memory space). The address ranges activating PCS0–4 are software programmable. | | | | PCS5/A1 | 0 | | H(1)/H(X)<br>R(1) | Peripheral Chip Select 5 or Latched A1 may be programmed to provide a sixth peripheral chip select, or to provide an internally latched A1 signal. The address range activating PCS5 is software-programmable. PCS5/A1 does not float during bus HOLD. When programmed to provide latched A1, this pin will retain the previously latched value during HOLD. | | | Table 3. Pin Descriptions (Continued) | Pin<br>Name | Pin<br>Type | Input<br>Type | Output<br>States | Pin Description | |-------------|-------------|---------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PCS6/A2 | 0 | l | H(1)/H(X)<br>R(1) | Peripheral Chip Select 6 or Latched A2 may be programmed to provide a seventh peripheral chip select, or to provide an internally latched A2 signal. The address range activating PCS6 is software-programmable. PCS6/A2 does not float during bus HOLD. When programmed to provide latched A2, this pin will retain the previously latched value during HOLD. | | DT/R | 0 | _ | H(Z)<br>R(Z) | Data Transmit/Receive controls the direction of data flow through an external data bus transceiver. When LOW, data is transferred to the procesor. When HIGH the processor places write data on the data bus. | | DEN | 0 | _ | H(Z)<br>R(1,Z) | Data Enable is provided as a data bus transceiver output enable. DEN is active LOW during each memory and I/O access (including 80C187 access). DEN is HIGH whenever DT/R changes state. During RESET, DEN is driven HIGH for one clock, then floated. | | N.C. | _ | _ | _ | Not connected. To maintain compatibility with future products, do not connect to these pins. | Figure 4. 80C186XL/80C188XL Pinout Diagrams Figure 4. 80C186XL/80C188XL Pinout Diagrams (Continued) Figure 4. 80C186XL/80C288XL Pinout Diagrams (Continued) Table 4. LCC/PLCC Pin Functions with Location | AD Bus | | | | | | | |------------|----|--|--|--|--|--| | AD0 | 17 | | | | | | | AD1 | 15 | | | | | | | AD2 | 13 | | | | | | | AD3 | 11 | | | | | | | AD4 | 8 | | | | | | | AD5 | 6 | | | | | | | AD6 | 4 | | | | | | | AD7 | 2 | | | | | | | AD8 (A8) | 16 | | | | | | | AD9 (A9) | 14 | | | | | | | AD10 (A10) | 12 | | | | | | | AD11 (A11) | 10 | | | | | | | AD12 (A12) | 7 | | | | | | | AD13 (A13) | 5 | | | | | | | AD14 (A14) | 3 | | | | | | | AD15 (A15) | 1 | | | | | | | A16/S3 | 68 | | | | | | | A17/S4 | 67 | | | | | | | A18/S5 | 66 | | | | | | | A19/S6 | 65 | | | | | | | Bus Control | | |-------------|----| | ALE/QS0 | 61 | | BHE (RFSH) | 64 | | <u>S0</u> | 52 | | <u>S1</u> | 53 | | S2 | 54 | | RD/QSMD | 62 | | WR/QS1 | 63 | | ARDY | 55 | | SRDY | 49 | | DEN | 39 | | DT/R | 40 | | LOCK | 48 | | HOLD | 50 | | HLDA | 51 | | | | | <b>Processor Control</b> | | | | | | | |--------------------------|----|--|--|--|--|--| | RES | 24 | | | | | | | RESET | 57 | | | | | | | X1 | 59 | | | | | | | X2 | 58 | | | | | | | CLKOUT | 56 | | | | | | | TEST/BUSY | 47 | | | | | | | NMI | 46 | | | | | | | INT0 | 45 | | | | | | | INT1/SELECT | 44 | | | | | | | INT2/INTA0 | 42 | | | | | | | INT3/INTA1 | 41 | | | | | | | | | | | | | | | Power and Ground | | |------------------|----| | $V_{CC}$ | 9 | | V <sub>CC</sub> | 43 | | $V_{SS}$ | 26 | | $V_{SS}$ | 60 | | 1/0 | | |------------|----| | UCS | 34 | | LCS | 33 | | MCS0/PEREQ | 38 | | MCS1/ERROR | 37 | | MCS2 | 36 | | MCS3/NPS | 35 | | PCS0 | 25 | | PCS1 | 27 | | PCS2 | 28 | | PCS3 | 29 | | PCS4 | 30 | | PCS5/A1 | 31 | | PCS6/A2 | 32 | | TMR IN 0 | 20 | | TMR IN 1 | 21 | | TMR OUT 0 | 22 | | TMR OUT 1 | 23 | | DRQ0 | 18 | | DRQ1 | 19 | #### NOTE: Pin names in parentheses apply to the 80C188XL. Table 5. LCC/PGA/PLCC Pin Locations with Pin Names | 1 | AD15 (A15) | |----|-----------------| | 2 | AD7 | | 3 | AD14 (A14) | | 4 | AD6 | | 5 | AD13 (A13) | | 6 | AD5 | | 7 | AD12 (A12) | | 8 | AD4 | | 9 | V <sub>CC</sub> | | 10 | AD11 (A11) | | 11 | AD3 | | 12 | AD10 (A10) | | 13 | AD2 | | 14 | AD9 (A9) | | 15 | AD1 | | 16 | AD8 (A8) | | 17 | AD0 | | | | | ible 5. | LCC/PGA/PLCC | |---------|----------------| | 18 | DRQ0 | | 19 | DRQ1 | | 20 | TMR IN 0 | | 21 | TMR IN 1 | | 22 | TMR OUT 0 | | 23 | TMR OUT 1 | | 24 | RES | | 25 | PCS0 | | 26 | $V_{SS}$ | | 27 | PCS1 | | 28 | PCS2 | | 29 | PCS3 | | 30 | PCS4 | | 31 | PCS5/A1 | | 32 | PCS6/A2 | | 33 | <u>LCS</u> | | 34 | <del>UCS</del> | | 35 MCS3/NPS 36 MCS2 37 MCS1/ERROR 38 MCS0/PEREQ 39 DEN 40 DT/R 41 INT3/INTA1 42 INT2/INTA0 | | |--------------------------------------------------------------------------------------------|--| | 37 MCS1/ERROR 38 MCS0/PEREQ 39 DEN 40 DT/R 41 INT3/INTA1 | | | 38 MCS0/PEREQ 39 DEN 40 DT/R 41 INT3/INTA1 | | | 39 DEN<br>40 DT/R<br>41 INT3/INTA1 | | | 40 DT/R<br>41 INT3/INTA1 | | | 41 INT3/INTA1 | | | | | | 42 INT2/INTA0 | | | | | | 43 V <sub>CC</sub> | | | 44 INT1/SELECT | | | 45 INT0 | | | 46 NMI | | | 47 TEST/BUSY | | | 48 LOCK | | | 49 SRDY | | | 50 HOLD | | | 51 HLDA | | | 52 | <u>50</u> | |----|------------| | 53 | <u>S1</u> | | 54 | S2 | | 55 | ARDY | | 56 | CLKOUT | | 57 | RESET | | 58 | X2 | | 59 | X1 | | 60 | $V_{SS}$ | | 61 | ALE/QS0 | | 62 | RD/QSMD | | 63 | WR/QS1 | | 64 | BHE (RFSH) | | 65 | A19/S2 | | 66 | A18/S3 | | 67 | A17/S4 | | 68 | A16/S3 | # NOTE: **Table 6. QFP Pin Functions with Location** | AD Bus | | |------------|----| | AD0 | 64 | | AD1 | 66 | | AD2 | 68 | | AD3 | 70 | | AD4 | 74 | | AD5 | 76 | | AD6 | 78 | | AD7 | 80 | | AD8 (A8) | 65 | | AD9 (A9) | 67 | | AD10 (A10) | 69 | | AD11 (A11) | 71 | | AD12 (A12) | 75 | | AD13 (A13) | 77 | | AD14 (A14) | 79 | | AD15 (A15) | 1 | | A16/S3 | 3 | | A17/S4 | 4 | | A18/S5 | 5 | | A19/S6 | 6 | | Bus Control | | |----------------|----| | ALE/QS0 | 10 | | BHE (RFSH) | 7 | | <u>50</u> | 23 | | <del>S</del> 1 | 22 | | <u>S2</u> | 21 | | RD/QSMD | 9 | | WR/QS1 | 8 | | ARDY | 20 | | SRDY | 27 | | DEN | 38 | | DT/R | 37 | | LOCK | 28 | | HOLD | 26 | | HLDA | 25 | | | | | No Connection | | |---------------|----| | N.C. | 2 | | N.C. | 11 | | N.C. | 14 | | N.C. | 15 | | N.C. | 24 | | N.C. | 43 | | N.C. | 44 | | N.C. | 62 | | N.C. | 63 | | Processor Control | | |-------------------|----| | RES | 55 | | RESET | 18 | | X1 | 16 | | X2 | 17 | | CLKOUT | 19 | | TEST/BUSY | 29 | | NMI | 30 | | INT0 | 31 | | INT1/SELECT | 32 | | INT2/INTA0 | 35 | | INT3/INTA1 | 36 | | Power and Ground | | |------------------|----| | $V_{CC}$ | 33 | | $V_{CC}$ | 34 | | $V_{CC}$ | 72 | | $V_{CC}$ | 73 | | $V_{SS}$ | 12 | | $V_{SS}$ | 13 | | $V_{SS}$ | 53 | | I/O | | | |----------------|----|--| | <del>UCS</del> | 45 | | | LCS | 46 | | | MCS0/PEREQ | 39 | | | MCS1/ERROR | 40 | | | MCS2 | 41 | | | MCS3/NPS | 42 | | | PCS0 | 54 | | | PCS1 | 52 | | | PCS2 | 51 | | | PCS3 | 50 | | | PCS4 | 49 | | | PCS5/A1 | 48 | | | PCS6/A2 | 47 | | | TMR IN 0 | 59 | | | TMR IN 1 | 58 | | | TMR OUT 0 | 57 | | | TMR OUT 1 | 56 | | | DRQ0 | 61 | | | DRQ1 | 60 | | NOTE: Pin names in parentheses apply to the 80C188XL. # Table 7. QFP Pin Locations with Pin Names | 1 | AD15 (A15) | |----|------------| | 2 | N.C. | | 3 | A16/S3 | | 4 | A17/S4 | | 5 | A18/S5 | | 6 | A19/S6 | | 7 | BHE/(RFSH) | | 8 | WR/QS1 | | 9 | RD/QSMD | | 10 | ALE/QS0 | | 11 | N.C. | | 12 | $V_{SS}$ | | 13 | $V_{SS}$ | | 14 | N.C. | | 15 | N.C. | | 16 | X1 | | 17 | X2 | | 18 | RESET | | 19 | CLKOUT | | 20 | ARDY | | Table 7. QFP Pin Loc | | | |----------------------|----------------|--| | 21 | <del>S</del> 2 | | | 22 | <u>S1</u> | | | 23 | <del>S</del> 0 | | | 24 | N.C. | | | 25 | HLDA | | | 26 | HOLD | | | 27 | SRDY | | | 28 | LOCK | | | 29 | TEST/BUSY | | | 30 | NMI | | | 31 | INT0 | | | 32 | INT1/SELECT | | | 33 | $V_{CC}$ | | | 34 | $V_{CC}$ | | | 35 | INT2/INTA0 | | | 36 | INT3/INTA1 | | | 37 | DT/R | | | 38 | DEN | | | 39 | MCS0/PEREQ | | | 40 | MCS1/ERROR | | | | | | | 41 MCS2 42 MCS3/NPS 43 N.C. 44 N.C. 45 UCS 46 LCS 47 PCS6/A2 48 PCS5/A1 49 PCS4 50 PCS3 51 PCS2 52 PCS1 53 V <sub>SS</sub> 54 PCS0 55 RES | |-------------------------------------------------------------------------------------------------------------------------------------------| | 43 N.C. 44 N.C. 45 UCS 46 LCS 47 PCS6/A2 48 PCS5/A1 49 PCS4 50 PCS3 51 PCS2 52 PCS1 53 V <sub>SS</sub> 54 PCS0 | | 44 N.C. 45 UCS 46 LCS 47 PCS6/A2 48 PCS5/A1 49 PCS4 50 PCS3 51 PCS2 52 PCS1 53 V <sub>SS</sub> 54 PCS0 | | 45 UCS 46 LCS 47 PCS6/A2 48 PCS5/A1 49 PCS4 50 PCS3 51 PCS2 52 PCS1 53 V <sub>SS</sub> 54 PCS0 | | 46 LCS 47 PCS6/A2 48 PCS5/A1 49 PCS4 50 PCS3 51 PCS2 52 PCS1 53 V <sub>SS</sub> 54 PCS0 | | 47 PCS6/A2 48 PCS5/A1 49 PCS4 50 PCS3 51 PCS2 52 PCS1 53 V <sub>SS</sub> 54 PCS0 | | 48 PCS5/A1 49 PCS4 50 PCS3 51 PCS2 52 PCS1 53 V <sub>SS</sub> 54 PCS0 | | 49 PCS4 50 PCS3 51 PCS2 52 PCS1 53 V <sub>SS</sub> 54 PCS0 | | 50 PCS3 51 PCS2 52 PCS1 53 V <sub>SS</sub> 54 PCS0 | | 51 PCS2<br>52 PCS1<br>53 V <sub>SS</sub><br>54 PCS0 | | 52 PCS1<br>53 Vss<br>54 PCS0 | | 53 V <sub>SS</sub><br>54 PCS0 | | 54 PCS0 | | · · · · · · · · · · · · · · · · · · · | | 55 RES | | | | 56 TMR OUT 1 | | 57 TMR OUT 0 | | 58 TMR IN 1 | | 59 TMR IN 0 | | 60 DRQ1 | | 61 | DRQ0 | |----|-----------------| | 62 | N.C. | | 63 | N.C. | | 64 | AD0 | | 65 | AD8 (A8) | | 66 | AD1 | | 67 | AD9 (A9) | | 68 | AD2 | | 69 | AD10 (A10) | | 70 | AD3 | | 71 | AD11 (A11) | | 72 | V <sub>CC</sub> | | 73 | V <sub>CC</sub> | | 74 | AD4 | | 75 | AD12 (A12) | | 76 | AD5 | | 77 | AD13 (A13) | | 78 | AD6 | | 79 | AD14 (A14) | | 80 | AD7 | ### NOTE: **Table 8. SQFP Pin Functions with Location** | AD Bus | | |------------|----| | AD0 | 1 | | AD1 | 3 | | AD2 | 6 | | AD3 | 8 | | AD4 | 12 | | AD5 | 14 | | AD6 | 16 | | AD7 | 18 | | AD8 (A8) | 2 | | AD9 (A9) | 5 | | AD10 (A10) | 7 | | AD11 (A11) | 9 | | AD12 (A12) | 13 | | AD13 (A13) | 15 | | AD14 (A14) | 17 | | AD15 (A15) | 19 | | A16/S3 | 21 | | A17/S4 | 22 | | A18/S5 | 23 | | A19/S6 | 24 | | Bus Control | | |-------------|----| | ALE/QS0 | 29 | | BHE (RFSH) | 26 | | <u>S0</u> | 40 | | <u>S1</u> | 39 | | <u>S2</u> | 38 | | RD/QSMD | 28 | | WR/QS1 | 27 | | ARDY | 37 | | SRDY | 44 | | DEN | 56 | | DT/R | 54 | | LOCK | 45 | | HOLD | 43 | | HLDA | 42 | | | | | No Connectio | n | |--------------|----| | N.C. | 4 | | N.C. | 25 | | N.C. | 35 | | N.C. | 55 | | N.C. | 72 | | Processor Control | | |-------------------|----| | RES | 73 | | RESET | 34 | | X1 | 32 | | X2 | 33 | | CLKOUT | 36 | | TEST/BUSY | 46 | | NMI | 47 | | INT0 | 48 | | INT1/SELECT | 49 | | INT2/INTA0 | 52 | | INT3/INTA1 | 53 | | Power and Ground | | |------------------|----| | V <sub>CC</sub> | 10 | | $V_{CC}$ | 11 | | $V_{CC}$ | 20 | | $V_{CC}$ | 50 | | $V_{CC}$ | 51 | | $V_{CC}$ | 61 | | $V_{SS}$ | 30 | | $V_{SS}$ | 31 | | $V_{SS}$ | 41 | | $V_{SS}$ | 70 | | V <sub>SS</sub> | 80 | | 1/0 | | |------------|----| | UCS | 62 | | LCS | 63 | | MCSO/PEREQ | 57 | | MCS1/ERROR | 58 | | MCS2 | 59 | | MCS3/NPS | 60 | | PCS0 | 71 | | PCS1 | 69 | | PCS2 | 68 | | PCS3 | 67 | | PCS4 | 66 | | PCS5/A1 | 65 | | PCS6/A2 | 64 | | TMR IN 0 | 77 | | TMR IN 1 | 76 | | TMR OUT 0 | 75 | | TMR OUT 1 | 74 | | DRQ0 | 79 | | DRQ1 | 78 | #### NOTE: Pin names in parentheses apply to the 80C188XL. # Table 9. SQFP Pin Locations with Pin Names | 1 | AD0 | |----|------------| | 2 | AD8 (A8) | | 3 | AD1 | | 4 | N.C. | | 5 | AD9 (A9) | | 6 | AD2 | | 7 | AD10 (A10) | | 8 | AD3 | | 9 | AD11 (A11) | | 10 | $V_{CC}$ | | 11 | $V_{CC}$ | | 12 | AD4 | | 13 | AD12 (A12) | | 14 | AD5 | | 15 | AD13 (A13) | | 16 | AD6 | | 17 | AD14 (A14) | | 18 | AD7 | | 19 | AD15 (A15) | | 20 | $V_{CC}$ | | Table 9. SQFP Pin I | | | |---------------------|-----------------|--| | 21 | A16/S3 | | | 22 | A17/S4 | | | 23 | A18/S5 | | | 24 | A19/S6 | | | 25 | N.C. | | | 26 | BHE (RFSH) | | | 27 | WR/QS1 | | | 28 | RD/QSMD | | | 29 | ALE/QS0 | | | 30 | V <sub>SS</sub> | | | 31 | V <sub>SS</sub> | | | 32 | X1 | | | 33 | X2 | | | 34 | RESET | | | 35 | N.C. | | | 36 | CLKOUT | | | 37 | ARDY | | | 38 | <u>S2</u> | | | 39 | <u>S1</u> | | | 40 | <u>\$0</u> | | | .00 | with in italiio | |-----|-------------------| | 41 | $V_{SS}$ | | 42 | HLDA | | 43 | HOLD | | 44 | SRDY | | 45 | LOCK | | 46 | TEST/BUSY | | 47 | NMI | | 48 | INT0 | | 49 | INT1/SELECT | | 50 | $V_{CC}$ | | 51 | $V_{CC}$ | | 52 | INT2/INTA0 | | 53 | INT3/INTA1 | | 54 | $DT/\overline{R}$ | | 55 | N.C. | | 56 | DEN | | 57 | MCS0/PEREQ | | 58 | MCS1/ERROR | | 59 | MCS2 | | 60 | MCS3/NPS | | | | | V <sub>CC</sub> | |-----------------| | UCS | | <u>LCS</u> | | PCS6/A2 | | PCS5/A1 | | PCS4 | | PCS3 | | PCS2 | | PCS1 | | V <sub>SS</sub> | | PCS0 | | N.C. | | RES | | TMR OUT 1 | | TMR OUT 0 | | TMR IN 1 | | TMR IN 0 | | DRQ1 | | DRQ0 | | $V_{SS}$ | | | # NOTE: #### **ELECTRICAL SPECIFICATIONS** # **Absolute Maximum Ratings\*** | Ambient Temperature under Bias0°C to +70°C | |--------------------------------------------------------| | Storage Temperature65°C to +150°C | | Voltage on Any Pin with Respect to Ground1.0V to +7.0V | | Package Power Dissipation | NOTICE: This data sheet contains preliminary information on new products in production. The specifications are subject to change without notice. Verify with your local Intel Sales office that you have the latest data sheet before finalizing a design. \*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. NOTICE: The specifications are subject to change without notice. DC SPECIFICATIONS $T_A = 0$ °C to +70°C, $V_{CC} = 5V \pm 10$ % | Symbol | Parameter | Min | Max | Units | Test Conditions | |------------------|-----------------------------------------------|---------------------------|---------------------------|-------|----------------------------------------------------------------------------------------------------| | V <sub>IL</sub> | Input Low Voltage<br>(Except X1) | -0.5 | 0.2 V <sub>CC</sub> - 0.3 | ٧ | | | V <sub>IL1</sub> | Clock Input Low<br>Voltage (X1) | -0.5 | 0.6 | ٧ | | | V <sub>IH</sub> | Input High Voltage<br>(All except X1 and RES) | 0.2 V <sub>CC</sub> + 0.9 | V <sub>CC</sub> + 0.5 | ٧ | | | V <sub>IH1</sub> | Input High Voltage (RES) | 3.0 | V <sub>CC</sub> + 0.5 | V | | | V <sub>IH2</sub> | Clock Input High<br>Voltage (X1) | 3.9 | V <sub>CC</sub> + 0.5 | ٧ | | | V <sub>OL</sub> | Output Low Voltage | | 0.45 | ٧ | I <sub>OL</sub> = 2.5 mA (S0, 1, 2)<br>I <sub>OL</sub> = 2.0 mA (others) | | V <sub>OH</sub> | Output High Voltage | 2.4 | V <sub>CC</sub> | V | $I_{OH} = -2.4 \text{ mA} @ 2.4 \text{V} (4)$ | | | | V <sub>CC</sub> - 0.5 | V <sub>CC</sub> | V | $I_{OH} = -200 \mu\text{A} @ V_{CC} - 0.5(4)$ | | I <sub>CC</sub> | Power Supply Current | | 100 | mA | @ 25 MHz, 0°C<br>V <sub>CC</sub> = 5.5V(3) | | | | | 90 | mA | @ 20 MHz, 0°C<br>V <sub>CC</sub> = 5.5V(3) | | | | | 62.5 | mA | @ 12 MHz, 0°C<br>V <sub>CC</sub> = 5.5V (3) | | | | | 100 | μΑ | @ DC 0°C<br>V <sub>CC</sub> = 5.5V | | ILI | Input Leakage Current | | ±10 | μΑ | $ \label{eq:controller} \begin{array}{l} @\ 0.5\ MHz, \\ 0.45V \le V_{IN} \le V_{CC} \end{array} $ | | I <sub>LO</sub> | Output Leakage Current | | ±10 | μΑ | @ 0.5 MHz, $0.45V \le V_{OUT} \le V_{CC}^{(1)}$ | | V <sub>CLO</sub> | Clock Output Low | | 0.45 | V | $I_{CLO} = 4.0 \text{ mA}$ | | DC SPECIFICATIONS | (Continued) T <sub>A</sub> | $= 0^{\circ}$ C to $+70^{\circ}$ C. $V_{CC} =$ | $= 5V \pm 10\%$ | |-------------------|----------------------------|------------------------------------------------|-----------------| |-------------------|----------------------------|------------------------------------------------|-----------------| | Symbol | Symbol Parameter | | Max | Units | Test Conditions | |------------------|---------------------------|-----------------------|-----|-------|------------------------| | V <sub>CHO</sub> | Clock Output High | V <sub>CC</sub> - 0.5 | | V | $I_{CHO} = -500 \mu A$ | | C <sub>IN</sub> | Input Capacitance | | 10 | pF | @ 1 MHz(2) | | C <sub>IO</sub> | Output or I/O Capacitance | | 20 | pF | @ 1 MHz(2) | #### NOTES: - 1. Pins being floated during HOLD or by invoking the ONCE Mode. - 2. Characterization conditions are a) Frequency = 1 MHz; b) Unmeasured pins at GND; c) $V_{IN}$ at + 5.0V or 0.45V. This parameter is not tested. - 3. Current is measured with the device in RESET with X1 and X2 driven and all other non-power pins open. 4. RD/QSMD, UCS, LCS, MCS0/PEREQ, MCS1/ERROR and TEST/BUSY pins have internal pullup devices. Loading some of these pins above I<sub>OH</sub> = −200 μA can cause the processor to go into alternative modes of operation. See the section on Local Bus Controller and Reset for details. # **Power Supply Current** Current is linearly proportional to clock frequency and is measured with the device in RESET with ${\sf X1}$ and X2 driven and all other non-power pins open. Maximum current is given by I\_{CC} = 5 mA $\times$ freq. $(MHz) + I_{QL}$ $\rm I_{QL}$ is the quiescent leakage current when the clock is static. $\rm I_{QL}$ is typically less than 100 $\mu\rm A.$ Figure 5. I<sub>CC</sub> vs Frequency # **AC SPECIFICATIONS** # MAJOR CYCLE TIMINGS (READ CYCLE) T<sub>A</sub> = 0°C to +70°C, V<sub>CC</sub> = 5V $\pm 10$ % All timings are measured at 1.5V and 50 pF loading on CLKOUT unless otherwise noted. All output test conditions are with C<sub>L</sub> = 50 pF. For AC tests, input V<sub>IL</sub> = 0.45V and V<sub>IH</sub> = 2.4V except at X1 where V<sub>IH</sub> = V<sub>CC</sub> - 0.5V. | | | | | Values | | 1 100 0 | | | | |--------------------|-------------------------------------------|------------------------|-------|------------------------|------|------------------------|-----|------|--------------------| | Symbol | Parameter | 80C186XL | .25 | 80C186XL | .20 | 80C186XL | .12 | Unit | Test<br>Conditions | | | | Min | Мах | Min | Мах | Min | Мах | | Conditions | | 80C186 | XL GENERAL TIMING REQU | JIREMENTS | (List | ed More Thai | n On | ce) | | | | | T <sub>DVCL</sub> | Data in Setup (A/D) | 8 | | 10 | | 15 | | ns | | | T <sub>CLDX</sub> | Data in Hold (A/D) | 3 | | 3 | | 3 | | ns | | | 80C186 | XL GENERAL TIMING RESP | ONSES (List | ed N | lore Than On | ce) | | | | | | T <sub>CHSV</sub> | Status Active Delay | 3 | 20 | 3 | 25 | 3 | 35 | ns | | | T <sub>CLSH</sub> | Status Inactive Delay | 3 | 20 | 3 | 25 | 3 | 35 | ns | | | T <sub>CLAV</sub> | Address Valid Delay | 3 | 20 | 3 | 27 | 3 | 36 | ns | | | T <sub>CLAX</sub> | Address Hold | 0 | | 0 | | 0 | | ns | | | T <sub>CLDV</sub> | Data Valid Delay | 3 | 20 | 3 | 27 | 3 | 36 | ns | | | T <sub>CHDX</sub> | Status Hold Time | 10 | | 10 | | 10 | | ns | | | T <sub>CHLH</sub> | ALE Active Delay | | 20 | | 20 | | 25 | ns | | | T <sub>LHLL</sub> | ALE Width | T <sub>CLCL</sub> - 15 | | T <sub>CLCL</sub> - 15 | | T <sub>CLCL</sub> - 15 | | ns | | | T <sub>CHLL</sub> | ALE Inactive Delay | | 20 | | 20 | | 25 | ns | | | T <sub>AVLL</sub> | Address Valid to ALE Low | T <sub>CLCH</sub> - 10 | | T <sub>CLCH</sub> - 10 | | T <sub>CLCH</sub> - 15 | | ns | Equal<br>Loading | | T <sub>LLAX</sub> | Address Hold from ALE Inactive | T <sub>CHCL</sub> – 8 | | T <sub>CHCL</sub> - 10 | | T <sub>CHCL</sub> - 15 | | ns | Equal<br>Loading | | T <sub>AVCH</sub> | Address Valid to Clock High | 0 | | 0 | | 0 | | ns | | | T <sub>CLAZ</sub> | Address Float Delay | $T_{CLAX}$ | 20 | T <sub>CLAX</sub> | 20 | T <sub>CLAX</sub> | 25 | ns | | | T <sub>CLCSV</sub> | Chip-Select Active Delay | 3 | 20 | 3 | 25 | 3 | 33 | ns | | | T <sub>CXCSX</sub> | Chip-Select Hold from<br>Command Inactive | T <sub>CLCH</sub> - 10 | | T <sub>CLCH</sub> - 10 | | T <sub>CLCH</sub> - 10 | | ns | Equal<br>Loading | | T <sub>CHCSX</sub> | Chip-Select Inactive Delay | 3 | 17 | 3 | 20 | 3 | 30 | ns | | | T <sub>DXDL</sub> | DEN Inactive to DT/R Low | 0 | | 0 | | 0 | | ns | Equal<br>Loading | | T <sub>CVCTV</sub> | Control Active Delay 1 | 3 | 17 | 3 | 22 | 3 | 37 | ns | | | T <sub>CVDEX</sub> | DEN Inactive Delay | 3 | 17 | 3 | 22 | 3 | 37 | ns | | | T <sub>CHCTV</sub> | Control Active Delay 2 | 3 | 20 | 3 | 22 | 3 | 37 | ns | | | T <sub>CLLV</sub> | LOCK Valid/Invalid Delay | 3 | 17 | 3 | 22 | 3 | 37 | ns | | # MAJOR CYCLE TIMINGS (READ CYCLE) (Continued) T<sub>A</sub> = 0°C to +70°C, V<sub>CC</sub> = 5V $\pm 10$ % All timings are measured at 1.5V and 50 pF loading on CLKOUT unless otherwise noted. All output test conditions are with C<sub>L</sub> = 50 pF. For AC tests, input V<sub>IL</sub> = 0.45V and V<sub>IH</sub> = 2.4V except at X1 where V<sub>IH</sub> = V<sub>CC</sub> - 0.5V. | Symbol | Parameter | 80C186XL | 25 | 80C186XL | 20 | 80C186XL | 12 | Unit | Test<br>Conditions | |-------------------|-------------------------------|-------------------------|-------|-------------------------|-----|-------------------------|-----|------|--------------------| | | | Min | Max | Min | Max | Min | Max | | Conditions | | 80C186 | KL TIMING RESPO | NSES (Read C | ycle) | | | | | | | | T <sub>AZRL</sub> | Address Float<br>to RD Active | 0 | | 0 | | 0 | | ns | | | T <sub>CLRL</sub> | RD Active Delay | 3 | 20 | 3 | 27 | 3 | 37 | ns | | | T <sub>RLRH</sub> | RD Pulse Width | 2T <sub>CLCL</sub> - 15 | | 2T <sub>CLCL</sub> - 20 | | 2T <sub>CLCL</sub> - 25 | | ns | | | T <sub>CLRH</sub> | RD Inactive Delay | 3 | 20 | 3 | 27 | 3 | 37 | ns | | | T <sub>RHLH</sub> | RD Inactive<br>to ALE High | T <sub>CLCH</sub> - 14 | | T <sub>CLCH</sub> - 14 | | T <sub>CLCH</sub> - 14 | | ns | Equal<br>Loading | | T <sub>RHAV</sub> | RD Inactive to Address Active | T <sub>CLCL</sub> - 15 | | T <sub>CLCL</sub> - 15 | | T <sub>CLCL</sub> - 15 | | ns | Equal<br>Loading | # MAJOR CYCLE TIMINGS (WRITE CYCLE) $T_A=0^{\circ}\text{C}$ to $+70^{\circ}\text{C}$ , $V_{CC}=5V\pm10\%$ All timings are measured at 1.5V and 50 pF loading on CLKOUT unless otherwise noted. All output test conditions are with $C_L=50$ pF. For AC tests, input $V_{IL}=0.45V$ and $V_{IH}=2.4V$ except at X1 where $V_{IH}=V_{CC}-0.5V$ . | | | Values | | | | | | | | |--------------------|----------------------------------------|-------------------------|-----|-------------------------|------------|-------------------------|-----|------|--------------------| | Symbol | Parameter | 80C186XL | 25 | 80C186XL | 80C186XL20 | | 12 | Unit | Test<br>Conditions | | | | Min | Max | Min | Max | Min | Max | | Conditions | | 80C186 | | | | | | | | | | | T <sub>CHSV</sub> | Status Active Delay | 3 | 20 | 3 | 25 | 3 | 35 | ns | | | T <sub>CLSH</sub> | Status Inactive Delay | 3 | 20 | 3 | 25 | 3 | 35 | ns | | | T <sub>CLAV</sub> | Address Valid Delay | 3 | 20 | 3 | 27 | 3 | 36 | ns | | | T <sub>CLAX</sub> | Address Hold | 0 | | 0 | | 0 | | ns | | | T <sub>CLDV</sub> | Data Valid Delay | 3 | 20 | 3 | 27 | 3 | 36 | ns | | | T <sub>CHDX</sub> | Status Hold Time | 10 | | 10 | | 10 | | ns | | | T <sub>CHLH</sub> | ALE Active Delay | | 20 | | 20 | | 25 | ns | | | T <sub>LHLL</sub> | ALE Width | T <sub>CLCL</sub> - 15 | | T <sub>CLCL</sub> - 15 | | T <sub>CLCL</sub> - 15 | | ns | | | T <sub>CHLL</sub> | ALE Inactive Delay | | 20 | | 20 | | 25 | ns | | | T <sub>AVLL</sub> | Address Valid to ALE Low | T <sub>CLCH</sub> - 10 | | T <sub>CLCH</sub> - 10 | | T <sub>CLCH</sub> - 15 | | ns | Equal<br>Loading | | T <sub>LLAX</sub> | Address Hold from ALE Inactive | T <sub>CHCL</sub> - 10 | | T <sub>CHCL</sub> - 10 | | T <sub>CHCL</sub> - 15 | | ns | Equal<br>Loading | | T <sub>AVCH</sub> | Address Valid to Clock High | 0 | | 0 | | 0 | | ns | | | T <sub>CLDOX</sub> | Data Hold Time | 3 | | 3 | | 3 | | ns | | | T <sub>CVCTV</sub> | Control Active Delay 1 | 3 | 20 | 3 | 25 | 3 | 37 | ns | | | T <sub>CVCTX</sub> | Control Inactive Delay | 3 | 17 | 3 | 25 | 3 | 37 | ns | | | T <sub>CLCSV</sub> | Chip-Select Active Delay | 3 | 20 | 3 | 25 | 3 | 33 | ns | | | T <sub>CXCSX</sub> | Chip-Select Hold from Command Inactive | T <sub>CLCH</sub> - 10 | | T <sub>CLCH</sub> - 10 | | T <sub>CLCH</sub> - 10 | | ns | Equal<br>Loading | | T <sub>CHCSX</sub> | Chip-Select Inactive Delay | 3 | 17 | 3 | 20 | 3 | 30 | ns | | | T <sub>DXDL</sub> | DEN Inactive to DT/R Low | 0 | | 0 | | 0 | | ns | Equal<br>Loading | | T <sub>CLLV</sub> | LOCK Valid/Invalid Delay | 3 | 17 | 3 | 22 | 3 | 37 | ns | | | 80C186 | XL TIMING RESPONSES (Wr | ite Cycle) | | | | | | | | | T <sub>WLWH</sub> | WR Pulse Width | 2T <sub>CLCL</sub> - 15 | | 2T <sub>CLCL</sub> - 20 | | 2T <sub>CLCL</sub> - 25 | | ns | | | T <sub>WHLH</sub> | WR Inactive to ALE High | T <sub>CLCH</sub> - 14 | | T <sub>CLCH</sub> - 14 | | T <sub>CLCH</sub> - 14 | | ns | Equal<br>Loading | | T <sub>WHDX</sub> | Data Hold after WR | T <sub>CLCL</sub> - 10 | | T <sub>CLCL</sub> - 15 | | T <sub>CLCL</sub> - 20 | | ns | Equal<br>Loading | | T <sub>WHDEX</sub> | WR Inactive to DEN Inactive | T <sub>CLCH</sub> - 10 | | T <sub>CLCH</sub> - 10 | | T <sub>CLCH</sub> - 10 | | ns | Equal<br>Loading | # MAJOR CYCLE TIMINGS (INTERRUPT ACKNOWLEDGE CYCLE) $T_A=0^{\circ}\text{C}$ to $+70^{\circ}\text{C}$ , $V_{CC}=5V\pm10\%$ All timings are measured at 1.5V and 50 pF loading on CLKOUT unless otherwise noted. All output test conditions are with $C_L=50$ pF. For AC tests, input $V_{IL}=0.45V$ and $V_{IH}=2.4V$ except at X1 where $V_{IH}=V_{CC}-0.5V$ . | | | Values | | | | | | | | |--------------------|------------------------------------------|------------------------|-------|------------------------|------|------------------------|-----|------|--------------------| | Symbol | Parameter | 80C186XL25 | | 80C186XL20 | | 80C186XL12 | | Unit | Test<br>Conditions | | | | | Max | Min | Max | Min | Max | | | | 80C186 | XL GENERAL TIMING REQU | JIREMENTS | (List | ed More Thai | n On | ce) | | | | | T <sub>DVCL</sub> | Data in Setup (A/D) | 8 | | 10 | | 15 | | ns | | | T <sub>CLDX</sub> | Data in Hold (A/D) | 3 | | 3 | | 3 | | ns | | | 80C186 | XL GENERAL TIMING RESP | ONSES (List | ed M | lore Than On | ce) | | | | | | T <sub>CHSV</sub> | Status Active Delay | 3 | 20 | 3 | 25 | 3 | 35 | ns | | | T <sub>CLSH</sub> | Status Inactive Delay | 3 | 20 | 3 | 25 | 3 | 35 | ns | | | T <sub>CLAV</sub> | Address Valid Delay | 3 | 20 | 3 | 27 | 3 | 36 | ns | | | T <sub>AVCH</sub> | Address Valid to Clock High | 0 | | 0 | | 0 | | ns | | | T <sub>CLAX</sub> | Address Hold | 0 | | 0 | | 0 | | ns | | | T <sub>CLDV</sub> | Data Valid Delay | 3 | 20 | 3 | 27 | 3 | 36 | ns | | | T <sub>CHDX</sub> | Status Hold Time | 10 | | 10 | | 10 | | ns | | | T <sub>CHLH</sub> | ALE Active Delay | | 20 | | 20 | | 25 | ns | | | T <sub>LHLL</sub> | ALE Width | T <sub>CLCL</sub> - 15 | | T <sub>CLCL</sub> - 15 | | T <sub>CLCL</sub> - 15 | | ns | | | T <sub>CHLL</sub> | ALE Inactive Delay | | 20 | | 20 | | 25 | ns | | | T <sub>AVLL</sub> | Address Valid to ALE Low | T <sub>CLCH</sub> - 10 | | T <sub>CLCH</sub> - 10 | | T <sub>CLCH</sub> - 15 | | ns | Equal<br>Loading | | T <sub>LLAX</sub> | Address Hold to ALE<br>Inactive | T <sub>CHCL</sub> - 10 | | T <sub>CHCL</sub> - 10 | | T <sub>CHCL</sub> - 15 | | ns | Equal<br>Loading | | T <sub>CLAZ</sub> | Address Float Delay | T <sub>CLAX</sub> | 20 | T <sub>CLAX</sub> | 20 | T <sub>CLAX</sub> | 25 | ns | | | T <sub>CVCTV</sub> | Control Active Delay 1 | 3 | 17 | 3 | 25 | 3 | 37 | ns | | | T <sub>CVCTX</sub> | Control Inactive Delay | 3 | 17 | 3 | 25 | 3 | 37 | ns | | | T <sub>DXDL</sub> | DEN Inactive to DT/R Low | 0 | | 0 | | 0 | | ns | Equal<br>Loading | | T <sub>CHCTV</sub> | Control Active Delay 2 | 3 | 20 | 3 | 22 | 3 | 37 | ns | | | T <sub>CVDEX</sub> | DEN Inactive Delay<br>(Non-Write Cycles) | 3 | 17 | 3 | 22 | 3 | 37 | ns | | | T <sub>CLLV</sub> | LOCK Valid/Invalid Delay | 3 | 17 | 3 | 22 | 3 | 37 | ns | | # SOFTWARE HALT CYCLE TIMINGS $T_A=0^{\circ}\text{C}$ to $+70^{\circ}\text{C}, V_{CC}=5\text{V}\pm10\%$ All timings are measured at 1.5V and 50 pF loading on CLKOUT unless otherwise noted. All output test conditions are with $C_L=50$ pF. For AC tests, input $V_{IL}=0.45\text{V}$ and $V_{IH}=2.4\text{V}$ except at X1 where $V_{IH}=V_{CC}-0.5\text{V}.$ | Symbol | Parameter | 80C186XL | 80C186XL25 | | 80C186XL20 | | 80C186XL12 | | Test<br>Conditions | |--------------------|--------------------------|------------------------|------------|------------------------|------------|------------------------|------------|----|--------------------| | | | Min | Max | Min | Max | Min | Max | | Conditions | | 80C186 | XL GENERAL TIMING REQ | UIREMENTS | (List | ed More Tha | n On | ce) | | | | | T <sub>CHSV</sub> | Status Active Delay | 3 | 20 | 3 | 25 | 3 | 35 | ns | | | T <sub>CLSH</sub> | Status Inactive Delay | 3 | 20 | 3 | 25 | 3 | 35 | ns | | | T <sub>CLAV</sub> | Address Valid Delay | 3 | 20 | 3 | 27 | 3 | 36 | ns | | | T <sub>CHLH</sub> | ALE Active Delay | | 20 | | 20 | | 25 | ns | | | T <sub>LHLL</sub> | ALE Width | T <sub>CLCL</sub> - 15 | | T <sub>CLCL</sub> - 15 | | T <sub>CLCL</sub> - 15 | | ns | | | T <sub>CHLL</sub> | ALE Inactive Delay | | 20 | | 20 | | 25 | ns | | | T <sub>DXDL</sub> | DEN Inactive to DT/R Low | | 0 | | 0 | | 0 | ns | Equal | | | | | | | | | | | Loading | | T <sub>CHCTV</sub> | Control Active Delay 2 | 3 | 20 | 3 | 22 | 3 | 37 | ns | | #### **CLOCK TIMINGS** $T_A=0^{\circ}\text{C}$ to $+70^{\circ}\text{C}$ , $V_{CC}=5\text{V}\pm10\%$ All timings are measured at 1.5V and 50 pF loading on CLKOUT unless otherwise noted. All output test conditions are with $C_L=50$ pF. For AC tests, input $V_{IL}=0.45\text{V}$ and $V_{IH}=2.4\text{V}$ except at X1 where $V_{IH}=V_{CC}-0.5\text{V}$ . | | Parameter | | | | | | | | | | |---------------------|--------------------------------|---------------------------|-----|---------------------------|-----|---------------------------|-----|------|---------------------|--| | Symbol | | 80C186XL2 | 25 | 80C186XL2 | 20 | 80C186XL1 | 2 | Unit | Test<br>Conditions | | | | | Min | Max | Min | Max | Min | Max | | | | | 80C186X | 80C186XL CLKIN REQUIREMENTS(1) | | | | | | | | | | | T <sub>CKIN</sub> | CLKIN Period | 20 | ∞ | 25 | ∞ | 40 | 8 | ns | | | | T <sub>CLCK</sub> | CLKIN Low Time | 8 | 8 | 10 | 8 | 16 | 8 | ns | 1.5V <sup>(2)</sup> | | | T <sub>CHCK</sub> | CLKIN High Time | 8 | 8 | 10 | 8 | 16 | 8 | ns | 1.5V <sup>(2)</sup> | | | T <sub>CKHL</sub> | CLKIN Fall Time | | 5 | | 5 | | 5 | ns | 3.5 to 1.0V | | | T <sub>CKLH</sub> | CLKIN Rise Time | | 5 | | 5 | | 5 | ns | 1.0 to 3.5V | | | 80C186X | L CLKOUT TIMIN | iG | | | | | | | | | | T <sub>CICO</sub> | CLKIN to<br>CLKOUT Skew | | 17 | | 17 | | 21 | ns | | | | T <sub>CLCL</sub> | CLKOUT Period | 40 | 8 | 50 | | 80 | 8 | ns | | | | T <sub>CLCH</sub> | CLKOUT<br>Low Time | 0.5 T <sub>CLCL</sub> — 5 | | 0.5 T <sub>CLCL</sub> — 5 | | 0.5 T <sub>CLCL</sub> — 5 | | ns | $C_L = 100 pF(3)$ | | | T <sub>CHCL</sub> | CLKOUT<br>High Time | 0.5 T <sub>CLCL</sub> — 5 | | 0.5 T <sub>CLCL</sub> — 5 | | 0.5 T <sub>CLCL</sub> — 5 | | ns | $C_L = 100 pF(4)$ | | | T <sub>CH1CH2</sub> | CLKOUT<br>Rise Time | | 6 | | 8 | | 10 | ns | 1.0 to 3.5V | | | T <sub>CL2CL1</sub> | CLKOUT<br>Fall Time | | 6 | | 8 | | 10 | ns | 3.5 to 1.0V | | - 1. External clock applied to X1 and X2 not connected. 2. T<sub>CLCK</sub> and T<sub>CHCK</sub> (CLKIN Low and High times) should not have a duration less than 40% of T<sub>CKIN</sub>. 3. Tested under worst case conditions: V<sub>CC</sub> = 5.5V. T<sub>A</sub> = 70°C. 4. Tested under worst case conditions: V<sub>CC</sub> = 4.5V. T<sub>A</sub> = 0°C. # READY, PERIPHERAL AND QUEUE STATUS TIMINGS T<sub>A</sub> = 0°C to +70°C, V<sub>CC</sub> = 5V $\pm 10$ % All timings are measured at 1.5V and 50 pF loading on CLKOUT unless otherwise noted. All output test conditions are with C<sub>L</sub> = 50 pF. For AC tests, input V<sub>IL</sub> = 0.45V and V<sub>IH</sub> = 2.4V except at X1 where V<sub>IH</sub> = V<sub>CC</sub> - 0.5V. | Symbol | Parameter | Values | | | | | | | | | | |---------------------------------------------------------------------------|------------------------------------------------------------------|------------|-----|------------|-----|------------|-----|------|--------------------|--|--| | | | 80C186XL25 | | 80C186XL20 | | 80C186XL12 | | Unit | Test<br>Conditions | | | | | | Min | Max | Min | Max | Min | Max | | | | | | 80C186XL READY AND PERIPHERAL TIMING REQUIREMENTS (Listed More Than Once) | | | | | | | | | | | | | T <sub>SRYCL</sub> | Synchronous Ready (SRDY)<br>Transition Setup Time <sup>(1)</sup> | 8 | | 10 | | 15 | | ns | | | | | T <sub>CLSRY</sub> | SRDY Transition Hold Time <sup>(1)</sup> | 8 | | 10 | | 15 | | ns | | | | | T <sub>ARYCH</sub> | ARDY Resolution Transition<br>Setup Time <sup>(2)</sup> | 8 | | 10 | | 15 | | ns | | | | | T <sub>CLARX</sub> | ARDY Active Hold Time(1) | 8 | | 10 | | 15 | | ns | | | | | TARYCHL | ARDY Inactive Holding Time | 8 | | 10 | | 15 | | ns | | | | | T <sub>ARYLCL</sub> | Asynchronous Ready (ARDY) Setup Time <sup>(1)</sup> | 10 | | 15 | | 25 | | ns | | | | | T <sub>INVCH</sub> | INTx, NMI, TEST/BUSY,<br>TMR IN Setup Time <sup>(2)</sup> | 8 | | 10 | | 15 | | ns | | | | | T <sub>INVCL</sub> | DRQ0, DRQ1 Setup Time(2) | 8 | | 10 | | 15 | | ns | | | | | 80C186XL PERIPHERAL AND QUEUE STATUS TIMING RESPONSES | | | | | | | | | | | | | T <sub>CLTMV</sub> | Timer Output Delay | | 17 | | 22 | | 33 | ns | | | | | T <sub>CHQSV</sub> | Queue Status Delay | | 22 | | 27 | | 32 | ns | | | | #### NOTES: - To guarantee proper operation. To guarantee recognition at clock edge. # RESET AND HOLD/HLDA TIMINGS T<sub>A</sub> = 0°C to +70°C, V<sub>CC</sub> = 5V $\pm 10$ % All timings are measured at 1.5V and 50 pF loading on CLKOUT unless otherwise noted. All output test conditions are with C<sub>L</sub> = 50 pF. For AC tests, input V<sub>IL</sub> = 0.45V and V<sub>IH</sub> = 2.4V except at X1 where V<sub>IH</sub> = V<sub>CC</sub> - 0.5V. | Symbol | Parameter | Values | | | | | | | | | | |-----------------------------------------------------------|-----------------------------------------|-------------------|-----|-------------------|-----|-------------------|-----|------|--------------------|--|--| | | | 80C186XL25 | | 80C186XL20 | | 80C186XL12 | | Unit | Test<br>Conditions | | | | | | Min | Max | Min | Max | Min | Max | | | | | | 80C186XL RESET AND HOLD/HLDA TIMING REQUIREMENTS | | | | | | | | | | | | | T <sub>RESIN</sub> | RES Setup | 15 | | 15 | | 15 | | ns | | | | | T <sub>HVCL</sub> | HOLD Setup(1) | 8 | | 10 | | 15 | | ns | | | | | 80C186XL GENERAL TIMING RESPONSES (Listed More Than Once) | | | | | | | | | | | | | $T_{CLAZ}$ | Address Float Delay | T <sub>CLAX</sub> | 20 | T <sub>CLAX</sub> | 20 | T <sub>CLAX</sub> | 25 | ns | | | | | $T_{CLAV}$ | Address Valid Delay | 3 | 20 | 3 | 22 | 3 | 36 | ns | | | | | 80C186XL RESET AND HOLD/HLDA TIMING RESPONSES | | | | | | | | | | | | | T <sub>CLRO</sub> | Reset Delay | | 17 | | 22 | | 33 | ns | | | | | T <sub>CLHAV</sub> | HLDA Valid Delay | 3 | 17 | 3 | 22 | 3 | 33 | ns | | | | | T <sub>CHCZ</sub> | Command Lines Float Delay | | 22 | | 25 | | 33 | ns | | | | | T <sub>CHCV</sub> | Command Lines Valid Delay (after Float) | | 20 | | 26 | | 36 | ns | | | | #### NOTE: <sup>1.</sup> To guarantee recognition at next clock. - 2. If latched $A_1$ and $A_2$ are selected instead of $\overline{PCS5}$ and $\overline{PCS6}$ , only $T_{CLCSV}$ is applicable. 3. For write cycle followed by read cycle. - 4. T<sub>1</sub> of next bus cycle. - 5. Changes in T-state preceding next bus cycle if followed by write. Pin names in parentheses apply to the 80C188XL. Figure 6. Read Cycle Waveforms Figure 7. Write Cycle Waveforms - Status inactive in state preceding T<sub>4</sub>. The data hold time lasts only until INTA goes inactive, even if the INTA transition occurs prior to T<sub>CLDX</sub> (min). - 3. INTA occurs one clock later in Slave Mode. - 4. For write cycle followed by interrupt acknowledge cycle. - 5. LOCK is active upon T1 of the first interrupt acknowledge cycle and inactive upon T2 of the second interrupt acknowledge edge cycle. - 6. Changes in T-state preceding next bus cycle if followed by write. Pin names in parentheses apply to the 80C188XL. Figure 8. Interrupt Acknowledge Cycle Waveforms Figure 9. Software Halt Cycle Waveforms # **WAVEFORMS** Figure 10. Clock Waveforms Figure 11. Reset Waveforms Figure 12. Synchronous Ready (SRDY) Waveforms # **AC CHARACTERISTICS** Figure 13. Asynchronous Ready (ARDY) Waveforms Figure 14. Peripheral and Queue Status Waveforms # **AC CHARACTERISTICS** (Continued) Figure 15. HOLDA/HLDA Waveforms (Entering Hold) Figure 16. HOLD/HLDA Waveforms (Leaving Hold) ## **EXPLANATION OF THE AC SYMBOLS** Each timing symbol has from 5 to 7 characters. The first character is always a 'T' (stands for time). The other characters, depending on their positions, stand for the name of a signal or the logical status of that signal. The following is a list of all the characters and what they stand for. A: Address ARY: Asynchronous Ready Input C: Clock Output CK: Clock Input CS: Chip Select CT: Control (DT/ $\overline{R}$ , $\overline{DEN}$ , . . . ) D: Data Input DE: DEN H: Logic Level High OUT: Input (DRQ0, TIM0, ...) L: Logic Level Low or ALE O: Output QS: Queue Status (QS1, QS2) R: RD Signal, RESET Signal S: Status ( $\overline{S0}$ , $\overline{S1}$ , $\overline{S2}$ ) SRY: Synchronous Ready Input V: Valid W: WR Signal X: No Longer a Valid Logic Level Z: Float ## Examples: $T_{CLAV}$ — Time from Clock low to Address valid $\rm T_{CHLH}~$ — Time from Clock high to ALE high T<sub>CLCSV</sub> — Time from Clock low to Chip Select valid # **DERATING CURVES** Figure 17. Capacitive Derating Curve Figure 18. TTL Level Rise and Fall Times for Output Buffers Figure 19. CMOS Level Rise and Fall Times for Output Buffers #### 80C186XL/80C188XL EXPRESS The Intel EXPRESS system offers enhancements to the operational specifications of the 80C186XL microprocessor. EXPRESS products are designed to meet the needs of those applications whose operating requirements exceed commercial standards. The 80C186XL EXPRESS program includes an extended temperature range. With the commercial standard temperature range, operational characteristics are guaranteed over the temperature range of $^{\circ}$ C to $^{+}70^{\circ}$ C. With the extended temperature range option, operational characteristics are guaranteed over the range of $^{-}40^{\circ}$ C to $^{+}85^{\circ}$ C. Package types and EXPRESS versions are identified by a one or two-letter prefix to the part number. The prefixes are listed in Table 10. All AC and DC specifications not mentioned in this section are the same for both commercial and EXPRESS parts. **Table 10. Prefix Identification** | Prefix | Package<br>Type | Temperature<br>Range | |--------|-----------------|----------------------| | Α | PGA | Commercial | | N | PLCC | Commercial | | R | LCC | Commercial | | S | QFP | Commercial | | SB | SQFP | Commercial | | TA | PGA | Extended | | TN | PLCC | Extended | | TR | LCC | Extended | | TS | QFP | Extended | # 80C186XL/80C188XL EXECUTION TIMINGS A determination of program execution timing must consider the bus cycles necessary to prefetch instructions as well as the number of execution unit cycles necessary to execute instructions. The following instruction timings represent the minimum execution time in clock cycles for each instruction. The timings given are based on the following assumptions: - The opcode, along with any data or displacement required for execution of a particular instruction, has been prefetched and resides in the queue at the time it is needed. - No wait states or bus HOLDs occur. - All word-data is located on even-address boundaries (80C186XL only). All jumps and calls include the time required to fetch the opcode of the next instruction at the destination address. All instructions which involve memory accesses can require one or two additional clocks above the minimum timings shown due to the asynchronous handshake between the bus interface unit (BIU) and execution unit. With a 16-bit BIU, the 80C186XL has sufficient bus performance to ensure that an adequate number of prefetched bytes will reside in the queue (6 bytes) most of the time. Therefore, actual program execution time will not be substantially greater than that derived from adding the instruction timings shown. The 80C188XL 8-bit BIU is limited in its performance relative to the execution unit. A sufficient number of prefetched bytes may not reside in the prefetch queue (4 bytes) much of the time. Therefore, actual program execution time will be substantially greater than that derived from adding the instruction timings shown. # **INSTRUCTION SET SUMMARY** | Function | Format | | | | | 80C188XL<br>Clock<br>Cycles | Comments | |-------------------------------------|-----------------|---------------|---------------|---------------|-------|-----------------------------|----------| | DATA TRANSFER<br>MOV = Move: | | | | | | | | | Register to Register/Memory | 1000100w | mod reg r/m | | | 2/12 | 2/12* | | | Register/memory to register | 1000101w | mod reg r/m | | | 2/9 | 2/9* | | | Immediate to register/memory | 1100011w | mod 000 r/m | data | data if w = 1 | 12/13 | 12/13 | 8/16-bit | | Immediate to register | 1011w reg | data | data if w=1 | ] | 3/4 | 3/4 | 8/16-bit | | Memory to accumulator | 1010000w | addr-low | addr-high | | 8 | 8* | | | Accumulator to memory | 1010001w | addr-low | addr-high | ] | 9 | 9* | | | Register/memory to segment register | 10001110 | mod 0 reg r/m | | | 2/9 | 2/13 | | | Segment register to register/memory | 10001100 | mod 0 reg r/m | | | 2/11 | 2/15 | | | PUSH = Push: | | | | | | | | | Memory | 11111111 | mod 1 1 0 r/m | | | 16 | 20 | | | Register | 01010 reg | | | | 10 | 14 | | | Segment register | 0 0 0 reg 1 1 0 | | | | 9 | 13 | | | Immediate | 011010s0 | data | data if s = 0 | | 10 | 14 | | | PUSHA = Push All | 01100000 | | | | 36 | 68 | | | POP = Pop: | | | | | | | | | Memory | 10001111 | mod 0 0 0 r/m | | | 20 | 24 | | | Register | 01011 reg | | | | 10 | 14 | | | Segment register | 0 0 0 reg 1 1 1 | (reg≠01) | | | 8 | 12 | | | POPA = Pop All | 01100001 | | | | 51 | 83 | | | XCHG = Exchange: | | | | | | | | | Register/memory with register | 1000011w | mod reg r/m | | | 4/17 | 4/17* | | | Register with accumulator | 10010 reg | | | | 3 | 3 | | | IN = Input from: | | | | | | | | | Fixed port | 1110010w | port | | | 10 | 10* | | | Variable port | 1110110w | | | | 8 | 8* | | | OUT = Output to: | | | | | | | | | Fixed port | 1110011w | port | | | 9 | 9* | | | Variable port | 1110111w | | | | 7 | 7* | | | XLAT = Translate byte to AL | 11010111 | | | | 11 | 15 | | | LEA = Load EA to register | 10001101 | mod reg r/m | | | 6 | 6 | | | LDS = Load pointer to DS | 11000101 | mod reg r/m | (mod≠11) | | 18 | 26 | | | LES = Load pointer to ES | 11000100 | mod reg r/m | (mod≠11) | | 18 | 26 | | | LAHF = Load AH with flags | 10011111 | | | | 2 | 2 | | | SAHF = Store AH into flags | 10011110 | | | | 3 | 3 | | | PUSHF = Push flags | 10011100 | | | | 9 | 13 | | | POPF = Pop flags | 10011101 | | | | 8 | 12 | | Shaded areas indicate instructions not available in 8086/8088 microsystems. **NOTE:** \*Clock cycles shown for byte transfers. For word operations, add 4 clock cycles for all memory transfers. | Function | Format | | | | | 80C188XL<br>Clock<br>Cycles | Comments | |--------------------------------------------------------------|---------------|---------------|---------------|----------------|----------------------------------|-----------------------------------|----------| | DATA TRANSFER (Continued) | | | | | Cycles | , | | | SEGMENT = Segment Override:<br>CS | 00101110 | ] | | | 2 | 2 | | | SS | 00110110 | | | | 2 | 2 | | | DS | 00111110 | | | | 2 | 2 | | | ES | 00100110 | | | | 2 | 2 | | | ARITHMETIC<br>ADD = Add: | | , | | | | | | | Reg/memory with register to either | 00000dw | mod reg r/m | | | 3/10 | 3/10* | | | Immediate to register/memory | 100000sw | mod 0 0 0 r/m | data | data if s w=01 | 4/16 | 4/16* | | | Immediate to accumulator | 0000010w | data | data if w=1 | | 3/4 | 3/4 | 8/16-bit | | ADC = Add with carry: | | | | - | | | | | Reg/memory with register to either | 000100dw | mod reg r/m | | | 3/10 | 3/10* | | | Immediate to register/memory | 100000sw | mod 0 1 0 r/m | data | data if s w=01 | 4/16 | 4/16* | | | Immediate to accumulator | 0001010w | data | data if w = 1 | ] | 3/4 | 3/4 | 8/16-bit | | INC = Increment: | | | | | | | | | Register/memory | 1111111w | mod 0 0 0 r/m | | | 3/15 | 3/15* | | | Register | 0 1 0 0 0 reg | | | | 3 | 3 | | | SUB = Subtract: | | | | | | | | | Reg/memory and register to either | 001010dw | mod reg r/m | | | 3/10 | 3/10* | | | Immediate from register/memory | 100000sw | mod 1 0 1 r/m | data | data if s w=01 | 4/16 | 4/16* | | | Immediate from accumulator | 0010110w | data | data if w = 1 | ] | 3/4 | 3/4 | 8/16-bit | | SBB = Subtract with borrow: | | | | | | | | | Reg/memory and register to either | 000110dw | mod reg r/m | | | 3/10 | 3/10* | | | Immediate from register/memory | 100000sw | mod 0 1 1 r/m | data | data if s w=01 | 4/16 | 4/16* | | | Immediate from accumulator | 0001110w | data | data if w=1 | ] | 3/4 | 3/4* | 8/16-bit | | DEC = Decrement | | | | | | | | | Register/memory | 1111111w | mod 0 0 1 r/m | | | 3/15 | 3/15* | | | Register | 01001 reg | | | | 3 | 3 | | | CMP = Compare: | | | | | | | | | Register/memory with register | 0011101w | mod reg r/m | | | 3/10 | 3/10* | | | Register with register/memory | 0011100w | mod reg r/m | | | 3/10 | 3/10* | | | Immediate with register/memory | 100000sw | mod 1 1 1 r/m | data | data if s w=01 | 3/10 | 3/10* | | | Immediate with accumulator | 0011110w | data | data if w = 1 | ] | 3/4 | 3/4 | 8/16-bit | | NEG = Change sign register/memory | 1111011w | mod 0 1 1 r/m | | | 3/10 | 3/10* | | | AAA = ASCII adjust for add | 00110111 | | | | 8 | 8 | | | DAA = Decimal adjust for add | 00100111 | | | | 4 | 4 | | | AAS = ASCII adjust for subtract | 00111111 | | | | 7 | 7 | | | DAS = Decimal adjust for subtract | 00101111 | | | | 4 | 4 | | | MUL = Multiply (unsigned): | 1111011w | mod 100 r/m | | | | | | | Register-Byte<br>Register-Word<br>Memory-Byte<br>Memory-Word | | | | | 26-28<br>35-37<br>32-34<br>41-43 | 26-28<br>35-37<br>32-34<br>41-43* | | Shaded areas indicate instructions not available in 8086/8088 microsystems. **NOTE:**\*Clock cycles shown for byte transfers. For word operations, add 4 clock cycles for all memory transfers. | INSTRUCTION SETS | OUWINANT | | | | 80C186XL | 80C188XL | | |--------------------------------------------------------------|----------|-------------------------------------------------------------------------------------------|-------------|---------------|----------------------------------|-----------------------------------|----------| | Function | | Fo | rmat | | Clock<br>Cycles | Clock<br>Cycles | Comments | | ARITHMETIC (Continued) | | | | | | | | | IMUL = Integer multiply (signed): | 1111011w | mod 1 0 1 r/m | | | | | | | Register-Byte Register-Word Memory-Byte Memory-Word | | | | | 25-28<br>34-37<br>31-34<br>40-43 | 25-28<br>34-37<br>32-34<br>40-43* | | | IMUL = Integer Immediate multiply | 011010s1 | mod reg r/m | data | data if s=0 | 22-25/ | 22-25/ | | | (signed) | | | | | 29-32 | 29-32 | | | DIV = Divide (unsigned): | 1111011w | mod 1 1 0 r/m | | | | | | | Register-Byte<br>Register-Word<br>Memory-Byte<br>Memory-Word | | | | | 29<br>38<br>35<br>44 | 29<br>38<br>35<br>44* | | | IDIV = Integer divide (signed): | 1111011w | mod 1 1 1 r/m | | | | | | | Register-Byte<br>Register-Word<br>Memory-Byte<br>Memory-Word | | | | | 44-52<br>53-61<br>50-58<br>59-67 | 44-52<br>53-61<br>50-58<br>59-67* | | | AAM = ASCII adjust for multiply | 11010100 | 00001010 | | | 19 | 19 | | | AAD = ASCII adjust for divide | 11010101 | 00001010 | | | 15 | 15 | | | CBW = Convert byte to word | 10011000 | | | | 2 | 2 | | | CWD = Convert word to double word | 10011001 | | | | 4 | 4 | | | LOGIC<br>Shift/Rotate Instructions: | | | | | | | | | Register/Memory by 1 | 1101000w | mod TTT r/m | | | 2/15 | 2/15 | | | Register/Memory by CL | 1101001w | mod TTT r/m | | | 5+n/17+n | 5+n/17+n | | | Register/Memory by Count | 1100000w | mod TTT r/m | count | | 5+n/17+n | 5+n/17+n | | | AND = And: | | TTT Instruction 0 0 0 ROL 0 0 1 ROR 0 1 0 RCL 0 1 1 RCR 1 1 0 SHL/SAL 1 0 1 SHR 1 1 1 SAR | | | | | | | Reg/memory and register to either | 001000dw | mod reg r/m | | | 3/10 | 3/10* | | | Immediate to register/memory | 1000000w | mod 1 0 0 r/m | data | data if w=1 | 4/16 | 4/16* | | | Immediate to accumulator | 0010010w | data | data if w=1 | | 3/4 | 3/4* | 8/16-bit | | TEST = And function to flags, no resul | t: | | | | | | | | Register/memory and register | 1000010w | mod reg r/m | | | 3/10 | 3/10* | | | Immediate data and register/memory | 1111011w | mod 0 0 0 r/m | data | data if w=1 | 4/10 | 4/10* | | | Immediate data and accumulator | 1010100w | data | data if w=1 | | 3/4 | 3/4 | 8/16-bit | | OR = Or: | | | | | | | | | Reg/memory and register to either | 000010dw | mod reg r/m | | | 3/10 | 3/10* | | | Immediate to register/memory | 1000000w | mod 0 0 1 r/m | data | data if w = 1 | 4/16 | 4/16* | | | Immediate to accumulator | 0000110w | data | data if w=1 | | 3/4 | 3/4* | 8/16-bit | Shaded areas indicate instructions not available in 8086/8088 microsystems. #### NOTE <sup>\*</sup>Clock cycles shown for byte transfers. For word operations, add 4 clock cycles for all memory transfers. | Function | | Fo | rmat | | 80C186XL<br>Clock<br>Cycles | 80C188XL<br>Clock<br>Cycles | Comments | |-----------------------------------------|-----------------|---------------|-----------------|-------------|-----------------------------|-----------------------------|----------| | LOGIC (Continued) XOR = Exclusive or: | | | | | | | | | Reg/memory and register to either | 001100dw | mod reg r/m | | | 3/10 | 3/10* | | | Immediate to register/memory | 1000000w | mod 1 1 0 r/m | data | data if w=1 | 4/16 | 4/16* | | | Immediate to accumulator | 0011010w | data | data if w=1 | | 3/4 | 3/4 | 8/16-bit | | NOT = Invert register/memory | 1111011w | mod 0 1 0 r/m | | | 3/10 | 3/10* | | | STRING MANIPULATION | | | | | | | | | MOVS = Move byte/word | 1010010w | | | | 14 | 14* | | | CMPS = Compare byte/word | 1010011w | | | | 22 | 22* | | | SCAS = Scan byte/word | 1010111w | | | | 15 | 15* | | | LODS = Load byte/wd to AL/AX | 1010110w | | | | 12 | 12* | | | STOS = Store byte/wd from AL/AX | 1010101w | | | | 10 | 10* | | | INS = Input byte/wd from DX port | 0110110w | | | | 14 | 14 | | | OUTS = Output byte/wd to DX port | 0110111w | | | | 14 | 14 | | | Repeated by count in CX (REP/REPE/R | REPZ/REPNE/REPN | NZ) | | | | | | | MOVS = Move string | 11110010 | 1010010w | | | 8+8n | 8+8n* | | | CMPS = Compare string | 1111001z | 1010011w | | | 5+22n | 5+22n* | | | SCAS = Scan string | 1111001z | 1010111w | | | 5+15n | 5+15n* | | | LODS = Load string | 11110010 | 1010110w | | | 6+11n | 6+11n* | | | STOS = Store string | 11110010 | 1010101w | | | 6+9n | 6+9n* | | | INS = Input string | 11110010 | 0110110w | | | 8+8n | 8+8n* | | | OUTS = Output string | 11110010 | 0110111w | | | 8+8n | 8+8n* | | | CONTROL TRANSFER | | | | | | | | | CALL = Call: | | | | 1 | | | | | Direct within segment | 11101000 | disp-low | disp-high | | 15 | 19 | | | Register/memory indirect within segment | 11111111 | mod 0 1 0 r/m | | | 13/19 | 17/27 | | | Direct intersegment | 10011010 | segmen | t offset | | 23 | 31 | | | | | segment | selector | | | | | | Indirect intersegment | 11111111 | mod 0 1 1 r/m | (mod ≠ 11) | | 38 | 54 | | | JMP = Unconditional jump: | | | | | | | | | Short/long | 11101011 | disp-low | | | 14 | 14 | | | Direct within segment | 11101001 | disp-low | disp-high | ] | 14 | 14 | | | Register/memory indirect within segment | 11111111 | mod 1 0 0 r/m | | | 11/17 | 11/21 | | | Direct intersegment | 11101010 | segmen | | ] | 14 | 14 | | | | | segment | selector | J | | | | | Indirect intersegment | 11111111 | mod 1 0 1 r/m | $(mod \neq 11)$ | | 26 | 34 | | Shaded areas indicate instructions not available in 8086/8088 microsystems. #### NOTE <sup>\*</sup>Clock cycles shown for byte transfers. For word operations, add 4 clock cycles for all memory transfers. | Function | | Format | | | 80C186XL<br>Clock<br>Cycles | 80C188XL<br>Clock<br>Cycles | Comments | |------------------------------------------------------|----------|-------------|-----------|---|-----------------------------|-----------------------------|-------------------------------| | CONTROL TRANSFER (Continued) RET = Return from CALL: | | | | | | | | | Within segment | 11000011 | | | | 16 | 20 | | | Within seg adding immed to SP | 11000010 | data-low | data-high | | 18 | 22 | | | Intersegment | 11001011 | | | | 22 | 30 | | | Intersegment adding immediate to SP | 11001010 | data-low | data-high | | 25 | 33 | | | JE/JZ = Jump on equal/zero | 01110100 | disp | | | 4/13 | 4/13 | JMP not | | JL/JNGE = Jump on less/not greater or equal | 01111100 | disp | | | 4/13 | 4/13 | taken/JMP<br>taken | | JLE/JNG = Jump on less or equal/not greater | 01111110 | disp | | | 4/13 | 4/13 | | | JB/JNAE = Jump on below/not above or equal | 01110010 | disp | | | 4/13 | 4/13 | | | JBE/JNA = Jump on below or equal/not above | 01110110 | disp | | | 4/13 | 4/13 | | | JP/JPE = Jump on parity/parity even | 01111010 | disp | | | 4/13 | 4/13 | | | JO = Jump on overflow | 01110000 | disp | | | 4/13 | 4/13 | | | JS = Jump on sign | 01111000 | disp | | | 4/13 | 4/13 | | | JNE/JNZ = Jump on not equal/not zero | 01110101 | disp | | | 4/13 | 4/13 | | | JNL/JGE = Jump on not less/greater or equal | 01111101 | disp | | | 4/13 | 4/13 | | | JNLE/JG = Jump on not less or equal/greater | 01111111 | disp | | | 4/13 | 4/13 | | | JNB/JAE = Jump on not below/above or equal | 01110011 | disp | | | 4/13 | 4/13 | | | JNBE/JA = Jump on not below or equal/above | 01110111 | disp | | | 4/13 | 4/13 | | | JNP/JPO = Jump on not par/par odd | 01111011 | disp | | | 4/13 | 4/13 | | | JNO = Jump on not overflow | 01110001 | disp | | | 4/13 | 4/13 | | | JNS = Jump on not sign | 01111001 | disp | | | 4/13 | 4/13 | | | JCXZ = Jump on CX zero | 11100011 | disp | | | 5/15 | 5/15 | | | LOOP = Loop CX times | 11100010 | disp | | | 6/16 | 6/16 | LOOP not | | LOOPZ/LOOPE = Loop while zero/equal | 11100001 | disp | | | 6/16 | 6/16 | taken/LOOP<br>taken | | LOOPNZ/LOOPNE = Loop while not zero/equal | 11100000 | disp | | | 6/16 | 6/16 | | | ENTER = Enter Procedure | 11001000 | data-low | data-high | L | | | | | L = 0<br>L = 1 | | | | | 15<br>25 | 19<br>29 | | | L > 1 | | | | | 22+16(n-1) | 26+20(n-1) | | | LEAVE = Leave Procedure | 11001001 | | | | 8 | 8 | | | INT = Interrupt: | | | | | | | | | Type specified | 11001101 | type | | | 47 | 47 | | | Type 3 | 11001100 | | | | 45 | 45 | if INT. taken/<br>if INT. not | | INTO = Interrupt on overflow | 11001110 | | | | 48/4 | 48/4 | taken | | IRET = Interrupt return | 11001111 | | | | 28 | 28 | | | BOUND = Detect value out of range | 01100010 | mod reg r/m | | | 33-35 | 33-35 | | Shaded areas indicate instructions not available in 8086/8088 microsystems. **NOTE:** \*Clock cycles shown for byte transfers. For word operations, add 4 clock cycles for all memory transfers. | Function | Format | 80C186XL<br>Clock<br>Cycles | 80C188XL<br>Clock<br>Cycles | Comments | |------------------------|---------------------------------------------|-----------------------------|-----------------------------|-------------| | PROCESSOR CONTROL | | | | | | CLC = Clear carry | 11111000 | 2 | 2 | | | CMC = Complement carry | 11110101 | 2 | 2 | | | STC = Set carry | 11111001 | 2 | 2 | | | CLD = Clear direction | 11111100 | 2 | 2 | | | STD = Set direction | 11111101 | 2 | 2 | | | CLI = Clear interrupt | 11111010 | 2 | 2 | | | STI = Set interrupt | 11111011 | 2 | 2 | | | HLT = Halt | 11110100 | 2 | 2 | | | WAIT = Wait | 10011011 | 6 | 6 | if TEST = 0 | | LOCK = Bus lock prefix | 11110000 | 2 | 2 | | | NOP = No Operation | 10010000 | 3 | 3 | | | | (TTT LLL are opcode to processor extension) | | | | Shaded areas indicate instructions not available in 8086/8088 microsystems. #### NOTE: \*Clock cycles shown for byte transfers. For word operations, add 4 clock cycles for all memory transfers. The Effective Address (EA) of the memory operand is computed according to the mod and r/m fields: if mod 11 then r/m is treated as a REG field if mod 00 then DISP = 0\*, disp-low and disphigh are absent 01 then DISP = disp-low sign-exif mod tended to 16-bits, disp-high is absent 10 then DISP = disp-high: disp-low if mod 000 then EA = (BX) + (SI) + DISP 001 then EA = (BX) + (DI) + DISP 010 then EA = (BP) + (SI) + DISP 011 then EA = (BP) + (DI) + DISP 100 then EA = (SI) + DISP if r/m if r/m if r/m if r/m if r/m 101 then EA = (DI) + DISP 110 then EA = (BP) + DISP\* if r/m if r/m 111 then EA = (BX) + DISPif r/m DISP follows 2nd byte of instruction (before data if required) \*except if mod = 00 and r/m = 110 then EA = disp-high: disp-low. EA calculation time is 4 clock cycles for all modes, and is included in the execution times given whenever appropriate. ### **Segment Override Prefix** | 0 | 0 | 1 | reg | 1 | 1 | 0 | |-----|---|---|-----|---|---|---| | ١ - | • | • | .09 | • | • | • | reg is assigned according to the following: | | Segment | |-----|----------| | reg | Register | | 00 | ES | | 01 | CS | | 10 | SS | | 11 | DS | REG is assigned according to the following table: | 16-Bit (w = 1) | 8-Bit (w = 0 | |----------------|--------------| | 000 AX | 000 AL | | 001 CX | 001 CL | | 010 DX | 010 DL | | 011 BX | 011 BL | | 100 SP | 100 AH | | 101 BP | 101 CH | | 110 SI | 110 DH | | 111 DI | 111 BH | The physical addresses of all operands addressed by the BP register are computed using the SS segment register. The physical addresses of the destination operands of the string primitive operations (those addressed by the DI register) are computed using the ES segment, which may not be overridden. ### **REVISION HISTORY** This data sheet replaces the following data sheets: 272031-002 80C186XL270975-002 80C188XL • 272309-001 SB80C186XL • 272310-001 SB80C188XL #### **ERRATA** An A or B step 80C186XL/80C188XL has the following errata. The A or B step 80C186XL/80C188XL can be identified by the presence of an "A" or "B" alpha character, respectively, next to the FPO number. The FPO number location is shown in Figure 4. An internal condition with the interrupt controller can cause no acknowledge cycle on the INTA1 line in response to INT1. This errata only occurs when Interrupt 1 is configured in cascade mode and a higher priority interrupt exists. This errata will not occur consistently, it is dependent on interrupt timing. The C step 80C186XL/80C188XL has no known errata. The C step can be identified by the presence of a "C" or "D" alpha character next to the FPO number. The FPO number location is shown in Figure 4. ## PRODUCT IDENTIFICATION Intel 80C186XL devices are marked with a 9-character alphanumeric Intel FPO number underneath the product number. This data sheet (272431-001) is valid for devices with an "A", "B", "C", or "D" as the ninth character in the FPO number, as illustrated in Figure 4.